

Sample &

Buy





SLRS007C - NOVEMBER 1986 - REVISED JANUARY 2015

# SN754410 Quadruple Half-H Driver

Technical

Documents

### 1 Features

- 1-A Output-Current Capability Per Driver
- Applications Include Half-H and Full-H Solenoid Drivers and Motor Drivers
- Designed for Positive-Supply Applications
- Wide Supply-Voltage Range of 4.5 V to 36 V
- TTL- and CMOS-Compatible High-Impedance
  Diode-Clamped Inputs
- Separate Input-Logic Supply
- Thermal Shutdown
- Internal ESD Protection
- Input Hysteresis Improves Noise Immunity
- 3-State Outputs
- Minimized Power Dissipation
- Sink/Source Interlock Circuitry Prevents
  Simultaneous Conduction
- No Output Glitch During Power Up or Power Down
- Improved Functional Replacement for the SGS L293

### 2 Applications

- Stepper Motor Drivers
- DC Motor Drivers
- Latching Relay Drivers

### 3 Description

Tools &

Software

The SN754410 is a quadruple high-current half-H driver designed to provide bidirectional drive currents up to 1 A at voltages from 4.5 V to 36 V. The device is designed to drive inductive loads such as relays, solenoids, DC and bipolar stepping motors, as well as other high-current/high-voltage loads in positive-supply applications.

Support &

Community

20

All inputs are compatible with TTL-and low-level CMOS logic. Each output (Y) is a complete totempole driver with a Darlington transistor sink and a pseudo-Darlington source. Drivers are enabled in pairs with drivers 1 and 2 enabled by 1,2EN and drivers 3 and 4 enabled by 3,4EN. When an enable input is high, the associated drivers are enabled and their outputs become active and in phase with their inputs. When the enable input is low, those drivers are disabled and their outputs are off and in a high-impedance state. With the proper data inputs, each pair of drivers form a full-H (or bridge) reversible drive suitable for solenoid or motor applications.

A separate supply voltage ( $V_{CC1}$ ) is provided for the logic input circuits to minimize device power dissipation. Supply voltage  $V_{CC2}$  is used for the output circuits.

The SN754410 is designed for operation from  $-40^{\circ}$ C to 85°C.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)    |
|-------------|---------------|--------------------|
| SN754410    | PDIP (16)     | 19.80 mm × 6.35 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### **4** Simplified Schematic



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**

9.3

9.4

13.2

| 1 | rea  | ures                               |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Sim  | plified Schematic1                 |
| 5 | Rev  | ision History 2                    |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | Recommended Operating Conditions 4 |
|   | 7.3  | Thermal Information 4              |
|   | 7.4  | Electrical Characteristics 5       |
|   | 7.5  | Switching Characteristics 5        |
|   | 7.6  | Typical Characteristics 6          |
| 8 | Para | ameter Measurement Information     |
| 9 | Deta | ailed Description                  |
|   | 9.1  | Overview                           |
|   |      |                                    |

#### **Revision History** 5

. .

#### Changes from Revision B (November 1995) to Revision C

| Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, |
|------------------------------------------------------------------------------------------------------------------|
| Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation    |
| section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and     |
| Mechanical, Packaging, and Orderable Information section.                                                        |
| Deleted Ordering Information table.                                                                              |

Copyright © 1986–2015, Texas Instruments Incorporated



9.2 Functional Block Diagram ...... 8

13.3 Glossary...... 12

Information ..... 12

14 Mechanical, Packaging, and Orderable

10 Application and Implementation...... 10 10.1 Application Information..... 10 10.2 Typical Application ..... 10 11 Power Supply Recommendations ...... 11 12 Layout...... 12 12.1 Layout Guidelines ..... 12 12.2 Layout Example ..... 12 13 Device and Documentation Support ...... 12 13.1 Trademarks ..... 12 Electrostatic Discharge Caution ...... 12

Device Functional Modes......9

### Page

1 1

#### www.ti.com



## 6 Pin Configuration and Functions



#### **Pin Functions**

| P                | IN           | TYPE | DESCRIPTION                                                                                     |
|------------------|--------------|------|-------------------------------------------------------------------------------------------------|
| NAME             | NO.          | TIFE | DESCRIPTION                                                                                     |
| 1,2EN            | 1            | I    | Enable driver channels 1 and 2 (active high input)                                              |
| <1:4>A           | 2, 7, 10, 15 | I    | Driver inputs, non-inverting                                                                    |
| <1:4>Y           | 3, 6, 11, 14 | 0    | Driver outputs                                                                                  |
| GROUND           | 4, 5, 12, 13 | —    | Device ground and heat sink pin. Connect to circuit board ground plane with multiple solid vias |
| V <sub>CC2</sub> | 8            | —    | Power VCC for drivers 4.5V to 36V                                                               |
| 3,4EN            | 9            | I    | Enable driver channels 3 and 4 (active high input)                                              |
| V <sub>CC1</sub> | 16           |      | 5V supply for internal logic translation                                                        |

3

### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                  |                                                                                         | MIN  | MAX                  | UNIT |
|------------------|-----------------------------------------------------------------------------------------|------|----------------------|------|
| V <sub>CC1</sub> | Output supply voltage range                                                             | -0.5 | 36                   | V    |
| V <sub>CC2</sub> | Output supply voltage range                                                             | -0.5 | 36                   | V    |
| VI               | Input voltage                                                                           | -0.5 | 36                   | V    |
| Vo               | Output voltage range                                                                    | -3   | V <sub>CC2</sub> + 3 | V    |
| I <sub>P</sub>   | Peak output current                                                                     |      | ±2                   | А    |
| I <sub>O</sub>   | Continuous output current                                                               |      | ±1                   | А    |
| P <sub>D</sub>   | Continuous total power dissipation at (or below) 25°C free-air temperature $^{\rm (3)}$ |      | 2075                 | mW   |
| T <sub>A</sub>   | Operating free-air temperature range                                                    | -40  | 85                   | °C   |
| TJ               | Operating virtual junction temperature range                                            | -40  | 150                  | °C   |
| T <sub>stg</sub> | Storage temperature range                                                               |      | 260                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network GND.

(3) For operation above 25°C free-air temperature, derate linearly at the rate of 16.6 mW/°C. To avoid exceeding the design maximum virtual junction temperature, these ratings should not be exceeded. Due to variations in individual device electrical characteristics and thermal resistance, the built-in thermal overload protection can be activated at power levels slightly above or below the rated dissipation.

### 7.2 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                        | MIN                 | MAX | UNIT |
|------------------|----------------------------------------|---------------------|-----|------|
| V <sub>CC1</sub> | Logic supply voltage                   | 4.5                 | 5.5 | V    |
| V <sub>CC2</sub> | Output supply voltage                  | 4.5                 | 36  | V    |
| V <sub>IH</sub>  | High-level input voltage               | 2                   | 5.5 | V    |
| V <sub>IL</sub>  | Low-level input voltage                | -0.3 <sup>(1)</sup> | 0.8 | V    |
| TJ               | Operating virtual junction temperature | -40                 | 125 | °C   |
| T <sub>A</sub>   | Operating free-air temperature         | -40                 | 85  | °C   |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet for logic voltage levels.

### 7.3 Thermal Information

|                 |                                        | SN754410 |      |
|-----------------|----------------------------------------|----------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | NE       | UNIT |
|                 |                                        | 16 PINS  |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 60       | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 7.4 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                       | TE                       | ST CONDITIONS                 | MIN                    | TYP                    | MAX                    | UNIT   |  |
|------------------|---------------------------------|--------------------------|-------------------------------|------------------------|------------------------|------------------------|--------|--|
| VIK              | Input clamp voltage             | $I_{I} = -12 \text{ mA}$ | L.                            |                        | -0.9                   | -1.5                   | V      |  |
|                  |                                 | I <sub>OH</sub> = -0.5   | A                             | V <sub>CC2</sub> – 1.5 | V <sub>CC2</sub> – 1.1 |                        |        |  |
| V <sub>OH</sub>  | High-level output voltage       | $I_{OH} = -1 A$          |                               | V <sub>CC2</sub> – 2   |                        |                        | V      |  |
|                  |                                 | $I_{OH} = -1 A$ ,        | $T_J = 25^{\circ}C$           | V <sub>CC2</sub> – 1.8 | V <sub>CC2</sub> – 1.4 |                        |        |  |
|                  |                                 | I <sub>OL</sub> = 0.5 A  |                               |                        | 1                      | 1.4                    |        |  |
| V <sub>OL</sub>  | Low-level output voltage        | $I_{OL} = 1 A$           |                               |                        |                        | 2                      | V      |  |
|                  |                                 | I <sub>OL</sub> = 1 A, T | J = 25°C                      |                        | 1.2                    | 1.8                    |        |  |
| V                |                                 | $I_{OK} = -0.5$          | A                             |                        | V <sub>CC2</sub> + 1.4 | V <sub>CC2</sub> + 2   | N/     |  |
| VOKH             | High-level output clamp voltage | I <sub>OK</sub> = 1 A    |                               |                        | V <sub>CC2</sub> + 1.9 | V <sub>CC2</sub> + 2.5 | V      |  |
| V                |                                 | I <sub>OK</sub> = 0.5 A  |                               |                        | -1.1                   | -2                     | N/     |  |
| VOKL             | Low-level output clamp voltage  | $I_{OK} = -1 A$          |                               |                        | -1.3                   | -2.5                   | V      |  |
|                  | Off-state high-impedance-state  | $V_{O} = V_{CC2}$        |                               |                        |                        | 500                    |        |  |
| IOZ(off)         | output current                  | $V_{O} = 0$              |                               |                        |                        | -500                   | μΑ     |  |
| I <sub>IH</sub>  | High-level input current        | V <sub>I</sub> = 5.5 V   |                               |                        |                        | 10                     | μA     |  |
| IIL              | Low-level input current         | $V_I = 0$                |                               |                        |                        | -10                    | μA     |  |
|                  |                                 |                          | All outputs at high level     |                        |                        | 38                     |        |  |
| I <sub>CC1</sub> | Output supply current           | $l_0 = 0$                | All outputs at low level      |                        |                        | 70                     | m۸     |  |
|                  |                                 | 10 - 0                   | all outputs at high impedance |                        |                        | 25                     | III/ ( |  |
|                  |                                 |                          | All outputs at high level     |                        |                        | 33                     |        |  |
| lass             | Output supply current           | $l_{0} = 0$              | All outputs at low level      |                        |                        | 20                     | nA     |  |
| 1002             | Output supply current           | 0-0                      | All outputs at high impedance |                        |                        | 5                      |        |  |

### 7.5 Switching Characteristics

over operating free-air temperature range (unless otherwise noted),  $V_{CC1} = 5 V$ ,  $V_{CC2} = 24 V$ ,  $C_L = 30 pF$ ,  $T_A = 25^{\circ}C$ 

|                   | PARAMETER                                            | TEST CONDITIONS | MIN              | TYP | MAX | UNIT |
|-------------------|------------------------------------------------------|-----------------|------------------|-----|-----|------|
| t <sub>d1</sub>   | Delay time, high-to-low-level output<br>from A input |                 |                  | 400 |     | ns   |
| t <sub>d2</sub>   | Delay time, low-to-high-level output<br>from A input | Soo Figure 2    | 800<br>300       |     | ns  |      |
| t <sub>TLH</sub>  | Transition time, low-to-high-level output            | See Figure 5    |                  |     | ns  |      |
| t <sub>THL</sub>  | Transition time, high-to-low-level output            |                 |                  | 300 |     | ns   |
| t <sub>en1</sub>  | Enable time to the high level                        |                 |                  | 700 |     | ns   |
| t <sub>en2</sub>  | Enable time to the low level                         | See Figure 4    |                  | 400 |     | ns   |
| t <sub>dis1</sub> | Disable time from the high level                     | See Figure 4    | See Figure 4 900 |     |     | ns   |
| t <sub>dis2</sub> | Disable time from the low level                      |                 |                  | 600 |     | ns   |

TEXAS INSTRUMENTS

www.ti.com

### 7.6 Typical Characteristics

 $V_{CC1} = 5 V, V_{CC2} = 24 V$ 





### 8 Parameter Measurement Information



- A. The pulse generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_w = 10$  µs,  $P_{RR} = 5$  kHz,  $Z_0 = 50$   $\Omega$
- B. C<sub>L</sub> includes probe and jig capacitance.



#### Figure 3. Test Circuit and Switching Times from Data Inputs

- A. The pulse generator has the following characteristics:  $t_r \le 10$  ns,  $t_f \le 10$  ns,  $t_w = 10 \ \mu$ s,  $P_{RR} = 5 \ kHz$ ,  $Z_0 = 50 \ \Omega$
- B. C<sub>L</sub> includes probe and jig capacitance.

### Figure 4. Test Circuit and Switching Times from Enable Inputs



### 9 Detailed Description

### 9.1 Overview

The SN754410 is a quadruple high-current half-H driver designed to provide bidirectional drive currents up to 1 A at voltages from 4.5 V to 36 V. The device is designed to drive inductive loads such as relays, solenoids, DC and bipolar stepping motors, as well as other high-current/high-voltage loads in positive-supply applications. All inputs are compatible with TTL and low-level CMOS logic. Each output (Y) is a complete totem-pole driver with a Darlington transistor sink and a pseudo-Darlington source. Drivers are enabled in pairs with drivers 1 and 2 enabled by 1,2EN and drivers 3 and 4 enabled by 3,4EN. When an enable input is high, the associated drivers are enabled and their outputs become active and in phase with their inputs. When the enable input is low, those drivers are disabled and their outputs are off and in a high-impedance state. With the proper data inputs, each pair of drivers form a full-H (or bridge) reversible drive suitable for solenoid or motor applications.

A separate supply voltage ( $V_{CC1}$ ) is provided for the logic input circuits to minimize device power dissipation. Supply voltage  $V_{CC2}$  is used for the output circuits. The SN754410 is designed for operation from -40°C to 85°C.

### 9.2 Functional Block Diagram



This symbol is in accordance with ANSI/IEEE Std 91-1984and IEC Publication 617-12.

#### 9.3 Feature Description

#### 9.3.1 High Current, High Voltage Outputs

Four high current and high voltage outputs feature clamp diodes for inductive load driving.



Figure 5. Typical of All Outputs



#### Feature Description (continued)

#### 9.3.2 TTL Compatible Inputs

Data inputs and enable inputs are compatible with TTL. 3.3-V CMOS logic is also acceptable, however open or high impedance input voltage can approach  $V_{CC1}$  voltage. VCC1



Figure 6. Equivalent of Each Input

#### 9.4 Device Functional Modes

| Table I. Fullclion Table | Table | 1. F | unction | Table <sup>(1</sup> | ) |
|--------------------------|-------|------|---------|---------------------|---|
|--------------------------|-------|------|---------|---------------------|---|

| INPU | TS <sup>(2)</sup> | OUTPUTS |
|------|-------------------|---------|
| Α    | EN                | Y       |
| Н    | Н                 | Н       |
| L    | Н                 | L       |
| Х    | L                 | Z       |

| (1) | H | = hig | jh-le | evel |
|-----|---|-------|-------|------|
|     |   |       |       |      |

L = low-level

X = irrelevant

- Z = high-impedance (off)
- (2) In the thermal shutdown mode, the output is in a high-impedance state regardless of the input levels.

NSTRUMENTS

## www.ti.com

FXAS

### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

Provide a 5-V supply to  $V_{CC1}$  and valid logic input levels to data and enable inputs.  $V_{CC2}$  must be connected to a power supply capable of suppling the needed current and voltage demand for the loads connected to the outputs.

#### **10.2 Typical Application**



Figure 7. Typical Application Schematic

#### 10.2.1 Design Requirements

The design techniques in the following sections may be used for applications which fall within the following requirements.

- 4.5-V minimum and 36-V maximum  $V_{CC2}$  voltage
- 1000-mA or less output current per channel
- 5-V supply with 10% tolerance or less
- TTL compatible logic inputs



### **Typical Application (continued)**

#### 10.2.2 Application Curves

Driver output voltage waveform with a two phase stepper motor; 12-V 20- $\Omega$  coils.



### **11 Power Supply Recommendations**

 $V_{CC1}$  is 5 V ± 0.5 V and  $V_{CC2}$  can be same supply as  $V_{CC1}$  or a higher voltage supply with peak voltage up to 36 V. Bypass capacitors of 0.1 uF or greater should be used at  $V_{CC1}$  and  $V_{CC2}$  pins. There are no power up or power down supply sequence order requirements.

Downloaded From Oneyac.com

Submit Documentation Feedback

SN754410 SLRS007C – NOVEMBER 1986–REVISED JANUARY 2015

### 12 Layout

### 12.1 Layout Guidelines

Place device near the load to keep output traces short to reduce EMI. Use solid vias to transfer heat from ground pins to circuit board's ground plane.

### 12.2 Layout Example



Figure 9. Layout Diagram

### **13 Device and Documentation Support**

### 13.1 Trademarks

All trademarks are the property of their respective owners.

#### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN754410NE       | ACTIVE        | PDIP         | NE                 | 16   | 25             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | SN754410NE              | Samples |
| SN754410NEE4     | ACTIVE        | PDIP         | NE                 | 16   | 25             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | SN754410NE              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

14-Aug-2021



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN754410NE   | NE           | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN754410NEE4 | NE           | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# **MECHANICAL DATA**

MPDI003 - OCTOBER 1994

#### NE (R-PDIP-T\*\*) 20 PIN SHOWN

PLASTIC DUAL-IN-LINE PACKAGE



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-001 (16 pin only)



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)