

# TPS22930 Ultra Small, Low On-Resistance Load Switch with Controlled Turn-On

## 1 Features

- Integrated single channel load switch
- Ultra small four terminal wafer-chip-scale package (nominal dimensions shown see addendum for details)
  - 0.9 mm × 0.9 mm, 0.5 mm pitch, 0.5-mm height (YZV)
- Input voltage range: 1.4 V to 5.5 V
- Ultra low R<sub>ON</sub> resistance

  - $\begin{array}{l} \quad R_{ON} = 35 \mbox{ m}\Omega \mbox{ at } V_{IN} = 5 \mbox{ V} \\ \quad R_{ON} = 36 \mbox{ m}\Omega \mbox{ at } V_{IN} = 3.6 \mbox{ V} \end{array}$
  - R<sub>ON</sub> = 49 m $\Omega$  at V<sub>IN</sub> = 1.8 V
- · 2-A maximum continuous switch current
- Low quiescent current (<  $3 \mu A$ )
- · Low control input threshold enables use of 1.2-V/1.8-V/2.5-V/3.3-V logic
- · Controlled slew rate
- Under voltage lockout
- Reverse current protection when disabled

# 2 Applications

- Smartphone / wireless handsets
- Portable industrial / medical equipment
- Portable media players
- · Point of sales terminals
- GPS navigation devices
- **Digital cameras**
- Portable instrumentation

### **3 Description**

The TPS22930 is a small, low R<sub>ON</sub> load switch with controlled turn on. The device contains a Pchannel MOSFET that can operate over an input voltage range of 1.4 V to 5.5 V. The switch is controlled by an on/off input (ON), which is capable of interfacing directly with low-voltage control signals. The TPS22930 is active high enable.

The TPS22930 device provides circuit breaker functionality by disabling the body diode during reverse voltage (also known as reverse current) situations. Reverse current protection is active only when the power-switch is disabled (off). The device disengages the body diode when the output voltage  $(V_{OUT})$  is driven higher than the input  $(V_{IN})$  to stop the flow of current towards the input side of the switch. Additionally, under-voltage lockout (UVLO) protection turns the switch off if the input voltage is too low.

The slew rate of the device is internally controlled in order to avoid inrush current.

The TPS22930 is available in an ultra-small, spacesaving 4-pin CSP package and is characterized for operation over the free-air temperature range of -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (MAX)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPS22930    | DSBGA (4) | 0.92 mm × 0.92 mm |  |  |

For all available packages, see the orderable addendum at (1)the end of the data sheet.



**Simplified Schematic** 

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Applications                       | 1              |
| 3 Description                        |                |
| 4 Revision History                   | 2              |
| 5 Specifications                     |                |
| 5.1 Absolute Maximum Ratings         | 3              |
| 5.2 ESD Ratings                      | 3              |
| 5.3 Recommended Operating Conditions | 3              |
| 5.4 Thermal Information              | 4              |
| 5.5 Electrical Characteristics       | <mark>5</mark> |
| 5.6 Switching Characteristics        | <mark>6</mark> |
| 5.7 Typical Characteristics          | 7              |
| 6 Pin Configuration and Functions    | 12             |
| 7 Parameter Measurement Information  | 13             |
| 8 Detailed Description               | 14             |
| 8.1 Overview                         | 14             |
| 8.2 Functional Block Diagram         | 14             |
| 8.3 Feature Description              | 14             |

| 8.4 Device Functional Modes                          | 15                |
|------------------------------------------------------|-------------------|
| 9 Application and Implementation                     | 16                |
| 9.1 Application Information                          |                   |
| 9.2 Typical Application                              |                   |
| 10 Power Supply Recommendations                      |                   |
| 11 Layout                                            | 17                |
| 11.1 Layout Guidelines                               |                   |
| 11.2 Layout Example                                  |                   |
| 11.3 Thermal Considerations                          |                   |
| 12 Device and Documentation Support                  | 19                |
| 12.1 Receiving Notification of Documentation Updates | s <mark>19</mark> |
| 12.2 Support Resources                               | 19                |
| 12.3 Trademarks                                      | 19                |
| 12.4 Electrostatic Discharge Caution                 |                   |
| 12.5 Glossary                                        | 19                |
| 13 Mechanical, Packaging, and Orderable              |                   |
| Information                                          | 19                |
|                                                      |                   |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision C (January 2021) to Revision D (July 2021)                                | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated I <sub>RCP(leak)</sub> spec to 2.6 μA                                                  | 5    |
| c | hanges from Revision B (February 2016) to Revision C (January 2021)                            | Page |
| • | Updated the numbering format for tables, figures and cross-references throughout the document  | 1    |
| С | hanges from Revision A (June 2015) to Revision B (February 2016)                               | Page |
| • | Made changes to Pin Configurations and Functions                                               | 1    |
| С | hanges from Revision * (November 2012) to Revision A (June 2015)                               | Page |
| • | Removed Ordering Information table                                                             | 1    |
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and |      |
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and       |      |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section    | 1    |



## **5** Specifications

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup>

|                  |                                                           | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------------|------|-----|------|
| V <sub>IN</sub>  | Input voltage                                             | -0.3 | 6   | V    |
| V <sub>OUT</sub> | Output voltage                                            | -0.3 | 6   | V    |
| V <sub>ON</sub>  | Input voltage                                             | -0.3 | 6   | V    |
| I <sub>MAX</sub> | Maximum continuous switch current                         |      | 2   | A    |
| I <sub>PLS</sub> | Maximum pulsed switch current, pulse ≤1ms, 25% duty cycle |      | 2.5 | A    |
| T <sub>A</sub>   | Operating free-air temperature <sup>(3)</sup>             | -40  | 85  | °C   |
| TJ               | Maximum junction temperature                              |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                       | -65  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application ( $R_{\theta JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max)} - (R_{\theta JA} \times P_{D(max)})$ 

## 5.2 ESD Ratings

|                  |                            |                                                                                | VALUE | UNIT |
|------------------|----------------------------|--------------------------------------------------------------------------------|-------|------|
|                  |                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ES</sub> | D) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                             |                                   | MIN                               | MAX             | UNIT |   |
|------------------|---------------------------------------------|-----------------------------------|-----------------------------------|-----------------|------|---|
| V <sub>IN</sub>  | Input voltage range                         | nput voltage range                |                                   |                 |      |   |
| V <sub>ON</sub>  | ON voltage range                            | N voltage range                   |                                   |                 | V    |   |
| V <sub>OUT</sub> | Output voltage range                        | Output voltage range              |                                   | V <sub>IN</sub> | V    |   |
|                  | High-level input voltage, ON                | V <sub>IN</sub> = 3.61 V to 5.5 V | 1.1                               | 5.5             | V    |   |
| V <sub>IH</sub>  | High-level liput voltage, ON                | V <sub>IN</sub> = 1.4 V to 3.6 V  | 1.1                               | 5.5             | v    |   |
| V                | V <sub>IL</sub> Low-level input voltage, ON | V <sub>IN</sub> = 3.61            | V <sub>IN</sub> = 3.61 V to 5.5 V | 0               | 0.6  | v |
| ۷Ľ               |                                             | V <sub>IN</sub> = 1.4 V to 3.6 V  | 0                                 | 0.4             | v    |   |
| C <sub>IN</sub>  | Input capacitor                             | nput capacitor                    |                                   |                 | μF   |   |

(1) Refer to Application Information section.



### **5.4 Thermal Information**

|                       |                                              | TPS22930    |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | YZV (DSBGA) | UNIT |
|                       |                                              | 4 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 189.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 1.9         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 36.8        | °C/W |
| TιΨ                   | Junction-to-top characterization parameter   | 11.3        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 36.8        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -           | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.



### **5.5 Electrical Characteristics**

Unless otherwise note, the specification in the following table applies over the operating ambient temperature  $-40^{\circ}C \le T_A \le 85^{\circ}C$  (Full). Typical values are for  $T_A = 25^{\circ}C$ .

|                        | PARAMETER                       | TEST CONDI                                                            | TIONS                   | TA       | MIN TY | (P  | MAX | UNIT |
|------------------------|---------------------------------|-----------------------------------------------------------------------|-------------------------|----------|--------|-----|-----|------|
| POWER SUI              | PPLIES AND CURRENTS             |                                                                       |                         |          |        |     |     |      |
|                        |                                 | I <sub>OUT</sub> = 0 V, V <sub>IN</sub> = V <sub>ON</sub> = 5.25 V    | /                       |          | 2      | 2.3 | 10  |      |
|                        |                                 | I <sub>OUT</sub> = 0 V, V <sub>IN</sub> = V <sub>ON</sub> = 4.2 V     |                         |          | 2      | 2.2 | 7   |      |
| I <sub>IN</sub>        | Quiescent current               | I <sub>OUT</sub> = 0 V, V <sub>IN</sub> = V <sub>ON</sub> = 3.6 V     |                         | Full     | 2      | 2.1 | 7   | μA   |
|                        |                                 | I <sub>OUT</sub> = 0 V, V <sub>IN</sub> = V <sub>ON</sub> = 2.5 V     |                         |          | 1      | .0  | 5   |      |
|                        |                                 | I <sub>OUT</sub> = 0 V, V <sub>IN</sub> = V <sub>ON</sub> = 1.5 V     |                         | 1        | 0      | .8  | 5   |      |
|                        |                                 | V <sub>OUT</sub> = Open, V <sub>IN</sub> = 5.25 V, V <sub>0</sub>     | <sub>DN</sub> = 0 V     |          | 0      | .3  | 10  |      |
|                        |                                 | V <sub>OUT</sub> = Open, V <sub>IN</sub> = 4.2 V, V <sub>OI</sub>     | <sub>N</sub> = 0 V      |          | 0      | .2  | 7   |      |
| I <sub>IN(off)</sub>   | Off supply current              | V <sub>OUT</sub> = Open, V <sub>IN</sub> = 3.6 V, V <sub>OI</sub>     | <sub>N</sub> = 0 V      | Full     | 0      | .2  | 7   | μA   |
|                        |                                 | V <sub>OUT</sub> = Open, V <sub>IN</sub> = 2.5 V, V <sub>OI</sub>     | N = 0 V                 |          | 0      | ).1 | 5   |      |
|                        |                                 | V <sub>OUT</sub> = Open, V <sub>IN</sub> = 1.5 V, V <sub>OI</sub>     | <sub>N</sub> = 0 V      |          | 0      | ).1 | 5   |      |
|                        |                                 | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> = 5.25 V, V <sub>ON</sub>     | = 0 V                   |          | 0      | .8  | 10  |      |
|                        |                                 | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> = 4.2 V, V <sub>ON</sub> =    | = 0 V                   |          | 0      | ).2 | 7   |      |
| I <sub>IN(leak)</sub>  | Leakage current                 | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> = 3.6 V, V <sub>ON</sub> =    | = 0 V                   | Full     | 0      | .2  | 7   | μA   |
|                        |                                 | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> = 2.5 V, V <sub>ON</sub> =    | = 0 V                   | 1 [      | 0      | ).1 | 5   |      |
|                        |                                 | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> = 1.5 V, V <sub>ON</sub> =    | = 0 V                   |          | 0      | ).1 | 5   |      |
| I <sub>ON</sub>        | ON pin input leakage<br>current | V <sub>ON</sub> = 5.5 V                                               |                         | Full     |        |     | 0.5 |      |
| I <sub>RCP(leak)</sub> | Reverse leakage current         | $V_{IN} = V_{ON} = GND, V_{OUT} = 5 V_{IN}$<br>measured from $V_{IN}$ | ,                       | Full     |        |     | 2.6 | μA   |
|                        |                                 | V <sub>IN</sub> increasing, VON = 3.6 V, I                            | OUT = -100 mA           | <b>F</b> |        |     | 1.2 |      |
| UVLO                   | Undervoltage lockout            | V <sub>IN</sub> decreasing, VON = 3.6 V, IOUT = -100 mA               |                         | - Full - | 0.5    |     |     |      |
| RESISTANC              | E CHARACTERISTICS               | •                                                                     |                         |          |        |     |     |      |
|                        |                                 |                                                                       |                         | 25°C     | ;      | 35  | 44  |      |
|                        |                                 |                                                                       | V <sub>IN</sub> = 5.0 V | Full     |        |     | 50  |      |
|                        |                                 |                                                                       | V = 4.2.V               | 25°C     |        | 35  | 44  |      |
|                        |                                 |                                                                       | V <sub>IN</sub> = 4.2 V | Full     |        |     | 50  |      |
|                        |                                 |                                                                       |                         | 25°C     |        | 36  | 44  |      |
| D                      | ON state registeres             | - 200 mA                                                              | V <sub>IN</sub> = 3.6 V | Full     |        |     | 50  | m0   |
| R <sub>ON</sub>        | ON-state resistance             | I <sub>OUT</sub> = –200 mA                                            |                         | 25°C     | ;      | 39  | 44  | mΩ   |
|                        |                                 |                                                                       | V <sub>IN</sub> = 2.5 V | Full     |        |     | 50  |      |
|                        |                                 |                                                                       | $\gamma = 1.0 \gamma$   | 25°C     | 4      | 49  | 55  |      |
|                        |                                 |                                                                       | V <sub>IN</sub> = 1.8 V | Full     |        |     | 62  |      |
|                        |                                 |                                                                       | $V_{\rm e} = 4 E V$     | 25°C     | į      | 59  | 66  |      |
|                        |                                 |                                                                       | V <sub>IN</sub> = 1.5 V | Full     |        |     | 74  |      |



# **5.6 Switching Characteristics**

|                     | PARAMETER                                   | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| V <sub>IN</sub> = 5 | 5.5 V, T <sub>A</sub> = 25°C (unless otherw | vise noted)                                    |     |     |     | 1    |
| t <sub>ON</sub>     | Turn-on time                                |                                                |     | 4.8 |     |      |
| t <sub>OFF</sub>    | Turn-off time                               | R <sub>1</sub> = 10 Ω, C <sub>1</sub> = 0.1 μF |     | 6.3 |     |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                  | $R_{L} = 10 \Omega_{2}, C_{L} = 0.1 \ \mu F$   |     | 5.6 |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                  |                                                |     | 2.8 |     |      |
| V <sub>IN</sub> = 4 | 1.2 V, T <sub>A</sub> = 25°C (unless otherw | vise noted)                                    |     |     |     |      |
| t <sub>ON</sub>     | Turn-on time                                |                                                |     | 5.8 |     |      |
| t <sub>OFF</sub>    | Turn-off time                               | R <sub>1</sub> = 10 Ω, C <sub>1</sub> = 0.1 μF |     | 7.3 | 7.3 |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                  | $R_{L} = 10 \Omega_{2}, C_{L} = 0.1 \ \mu F$   |     | 5.4 |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                  |                                                |     | 2.8 |     |      |
| V <sub>IN</sub> = 3 | 3.0 V, T <sub>A</sub> = 25°C (unless otherw | vise noted)                                    |     |     |     |      |
| t <sub>ON</sub>     | Turn-on time                                |                                                |     | 7.4 |     |      |
| t <sub>OFF</sub>    | Turn-off time                               |                                                |     | 9.5 |     |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                  | R <sub>L</sub> = 10 Ω, C <sub>L</sub> = 0.1 μF |     | 6.3 |     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                  |                                                |     | 2.9 |     |      |



### **5.7 Typical Characteristics**





### 5.7 Typical Characteristics (continued)





### 5.7 Typical Characteristics (continued)





### 5.7.1 Typical AC Scope Captures at T<sub>A</sub> = 25°C





## 5.7.1 Typical AC Scope Captures at $T_A = 25^{\circ}C$ (continued)





# **6** Pin Configuration and Functions



#### Figure 6-1. YZV Package 4-Pin DSBGA Bottom View

#### Table 6-1. Pin Assignments

|   | 0    |     |
|---|------|-----|
| Α | VOUT | VIN |
| В | GND  | ON  |
|   | 1    | 2   |

#### Table 6-2. Pin Functions

| PIN |      | I/O | DESCRIPTION                                                                                            |  |
|-----|------|-----|--------------------------------------------------------------------------------------------------------|--|
| NO. | NAME |     | DESCRIPTION                                                                                            |  |
| A1  | VOUT | 0   | Switch output.                                                                                         |  |
| A2  | VIN  | I   | Switch input. Input bypass capacitor recommended for minimizing $V_{\text{IN}}$ dip during transients. |  |
| B1  | GND  | -   | Device ground.                                                                                         |  |
| B2  | ON   | I   | Switch control input, active high. Do no leave floating.                                               |  |



### **7 Parameter Measurement Information**



ton/toff WAVEFORMS

(A) Rise and fall times of the control signal are 100 ns.

## Figure 7-1. Test Circuit and $t_{ON}/t_{OFF}$ Waveforms



# 8 Detailed Description

### 8.1 Overview

The TPS22930 is a single channel, 2-A load switch in a 4-terminal BSGA package. A low enable threshold makes it capable of interfacing directly with low voltage control signals. In the off state, the device has very low leakage current during off state. This prevents downstream circuits from pulling high standby current from thee supply. When turning on, the output will rise with a controlled slew rate to limit inrush current.

The device will also disengage the body diode when disabled to provide reverse current protection. The undervoltage lockout (UVLO) threshold will ensure the switch is turned off and will block reverse current if the  $V_{\rm IN}$  power supply is removed

#### 8.2 Functional Block Diagram



### 8.3 Feature Description

Table 8-1. Feature List

| DEVICE    | R <sub>ON</sub> (TYP) AT<br>4.2 V | RISE TIME AT<br>4.2 V (TYP) | QUICK OUTPUT<br>DISCHARGE <sup>(1)</sup> | MAXIMUM<br>CONTINUOUS<br>CURRENT | ENABLE      |  |
|-----------|-----------------------------------|-----------------------------|------------------------------------------|----------------------------------|-------------|--|
| TPS22930A | 35 mΩ                             | 5.4 µs                      | No                                       | 2 A                              | Active High |  |

(1) This feature discharges output of the switch to GND through a resistor, preventing the output from floating when the pass FET is disabled.

#### 8.3.1 On And Off Control

The ON pins control the state of the switch. Asserting ON high enables the switch. ON is active high and has a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with 1.2V or higher GPIO voltage.

#### 8.3.2 UVLO

UVLO turns off the switch if the input voltage drops below the under voltage lockout threshold. With the ON pin active, the input voltage rising above the under voltage lockout threshold will allow a controlled turn-on of the switch to limit current over-shoot.



The maximum UVLO of the TPS22930A is 1.2 V. This is under the minimum V<sub>IN</sub> voltage and meets the system UVLO requirements. Once the device is disabled through UVLO, it will block reverse current in the case a voltage is applied to  $V_{OUT}$ 

#### 8.3.3 Reverse Current Protection

Reverse current protection (RCP) is only active when ON is asserted low. When ON is asserted high, current can flow from VOUT to VIN or from VIN to VOUT. This allows the device to function as a bi-directional switch when enabled.

#### 8.4 Device Functional Modes

Table 8-2 describes the state of the switch and the reverse current protection as determined by the ON pin.

| ON | V <sub>IN</sub> to V <sub>Out</sub> | RCP |
|----|-------------------------------------|-----|
| Н  | On                                  | Off |
| L  | Off                                 | On  |

#### Table 8-2. Switch and Reverse Current Protection State



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

#### 9.1.1 Input Capacitor (Optional)

To limit the voltage drop on the input supply caused by transient in-rush currents when the switch turns on into a discharged load capacitor or short-circuit, it is recommended that a capacitor be placed between VIN and GND. A 1- $\mu$ F ceramic capacitor, C<sub>IN</sub>, placed close to the pins, is usually sufficient. Higher values of C<sub>IN</sub> can be used to further reduce the voltage drop during high-current application. When switching heavy loads, it is recommended to have an input capacitor about 100 times higher than the output capacitor to avoid excessive voltage drop; however, a 100 to 1 ratio is not required for proper functionality of the device.

#### 9.1.2 Output Capacitor (Optional)

Due to the integrated body diode in the PMOS switch, a  $C_{IN}$  greater than  $C_L$  is highly recommended. A  $C_L$  greater than  $C_{IN}$  can cause  $V_{OUT}$  to exceed  $V_{IN}$  when the system supply is removed. This could result in current flow through the body diode from  $V_{OUT}$  to  $V_{IN}$ . A  $C_{IN}$  to  $C_L$  ratio of 100 to 1 is recommended for minimizing  $V_{IN}$  dip caused by inrush currents during startup; however, a 100 to 1 ratio is not required for proper functionality of the device.

### 9.2 Typical Application



Figure 9-1. Typical Application Schematic

#### 9.2.1 Design Requirements

For this design example, the following will be used as the system requirements.

Table 9-1. Design Parameters

| DESIGN PARAMETER           | EXAMPLE VALUE  |
|----------------------------|----------------|
| V <sub>IN</sub> Range      | 1.5 V to 5.5 V |
| UVLO Threshold             | < 1.5 V        |
| Reverse Current Protection | Requred        |
| Load Current               | 1 A            |
| Ambient Temperature        | 25 °C          |

#### 9.2.2 Detailed Design Procedure

To begin the design process, the designer needs to know the following:

Input Voltage range

UVLO Threshold



- Load Current
- Ambient Temperature

#### 9.2.3 Application Curve

UVLO Response shows the UVLO response when the device is enabled.



ON = 5 V

Figure 9-2. UVLO Response

# **10 Power Supply Recommendations**

The device is designed to operate from a VIN range of 1.5 V to 5.5 V. The power supply should be well regulated and placed as close to the device terminals as possible. It must be able to withstand all transient and load current steps. in most situations, using an input capacitance of 1  $\mu$ F is sufficient to prevent the supply voltage from dipping when the switch is turned on. In cases where the power supply is slow to respond to a large transient current or large load current step, additional bulk capacitance may be required on the input

# 11 Layout

### 11.1 Layout Guidelines

For best performance, all traces should be as short as possible. To be most effective, the input and output capacitors should be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation. Using wide traces for VIN, VOUT, and GND helps minimize the parasitic electrical effects along with minimizing the case to ambient thermal impedance. The ON pin cannot be left floating and must be driven either high or low for proper functionality.

Figure 11-1 shows an example of a layout.



### 11.2 Layout Example



Figure 11-1. Layout Recommendation

### 11.3 Thermal Considerations

The maximum IC junction temperature should be restricted to  $125^{\circ}$ C under normal operating conditions. To calculate the maximum allowable dissipation,  $P_{D(max)}$  for a given output current and ambient temperature, use the following equation as a guideline:

$$P_{D(max)} = \frac{T_{J(max)} - T_{A}}{\theta_{JA}}$$
(1)

where

- P<sub>D(max)</sub> = maximum allowable power dissipation
- $T_{J(max)}$  = maximum allowable junction temperature (125°C for the TPS22930)
- T<sub>A</sub> = ambient temperature of the device
- Θ<sub>JA</sub> = junction to air thermal impedance. See *Thermal Information* table. This parameter is highly dependent upon board layout.

The power dissipated by the device depends on the  $R_{ON}$  of the device at a given  $V_{IN}$ . To calculate the amount of power being dissipated by the device, use the following equation:

$$P_{IR} = I^2 \times R_{ON}$$

where

- P<sub>IR</sub> = power dissipated by the device
- I = load current in amperes
- R<sub>ON</sub> = resistance of the device in Ohms at a given V<sub>IN</sub> (see *Electrical Characteristics* table)

The result from Equation 2 should always be less than or equal to the result from Equation 1.

(2)



# 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

YZV0004-C01



# PACKAGE OUTLINE

DSBGA - 0.54 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.





YZV0004-C01

# EXAMPLE BOARD LAYOUT

#### DSBGA - 0.54 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



YZV0004-C01



# **EXAMPLE STENCIL DESIGN**

#### DSBGA - 0.54 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS22930AYZVR    | ACTIVE        | DSBGA        | YZV                | 4    | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | 3Q                      | Samples |
| TPS22930AYZVT    | ACTIVE        | DSBGA        | YZV                | 4    | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | 3Q                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

1-Apr-2021

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS22930AYZVR               | DSBGA           | YZV                | 4 | 3000 | 180.0                    | 8.4                      | 1.0        | 1.0        | 0.63       | 4.0        | 8.0       | Q1               |
| TPS22930AYZVT               | DSBGA           | YZV                | 4 | 250  | 180.0                    | 8.4                      | 1.0        | 1.0        | 0.63       | 4.0        | 8.0       | Q1               |

Pack Materials-Page 1

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

1-Apr-2021



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22930AYZVR | DSBGA        | YZV             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS22930AYZVT | DSBGA        | YZV             | 4    | 250  | 182.0       | 182.0      | 20.0        |

Pack Materials-Page 2

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)