



Order

Now





## TLC6C5716-Q1

SLVSEB5A-JULY 2018-REVISED AUGUST 2018

# TLC6C5716-Q1 Automotive 16-Channel, Full Diagnostics, Constant-Current LED Driver

#### 1 Features

- AEC-Q100 Qualified for Automotive Applications Device Temperature Grade 1: –40°C to 125°C. TA
- 16 Constant-Current-Sink Output Channels
  - 50-mA Maximum Output Current
  - 8-V Maximum Output Voltage
  - Two Output Groups: OUTRn, OUTBn
- **Output Current Adjustment** 
  - 7-Bit Dot Correction (DC) for Each Channel
  - 8-Bit Brightness Control (BC) for Each Group
- Integrated PWM Grayscale Generator
  - PWM Dimming for Each Individual Channel
  - Adjustable Global Grayscale Mode: 12-Bit, 10-Bit, 8-Bit
- Protection and Diagnostics
  - LED-Open Detection (LOD), LED-Short Detection (LSD), Output Short-to-GND Detection (OSD)
  - Adjacent-Pin Short (APS) Detection
  - Pre-Thermal Warning (PTW), Thermal Shutdown (TSD)
  - IREF Resistor Open- (IOF) and Short-Detection (ISF) and -Protection
  - Negate Bit Toggle for GCLK Error Detect and LOD\_LSD Register Error Check
  - LOD LSD Circuit Self-Test
- Programmable Output Slew Rate
- **Output Channel Group Delay**
- Serial Data Interface

#### Applications 2

- Automotive Cluster
- Automotive Local Dimming Display
- Automotive Faceplate
- Automotive HVAC Control Panel
- Automotive Center Stack Display
- Automotive Interior and RGB Ambient Lighting
- Automotive Shift-by-Wire and Gear Shifter

## 3 Description

There are automotive applications for indicators and for LCD local-dimming backlighting. For these applications, more persons think multi-channel constant-current LED drivers are necessary. The requirement is to get the same intensity and color temperature of LEDs. For system-level safety, it is necessary that the LED drivers can sense faults.

The TLC6C5716-Q1 device is an automotive 16channel constant-current RGB LED driver that can do tests on the LEDs. The TLC6C5716-Q1 device supplies a maximum of 50-mA output current set by an external resistor. The device has a 7-bit dot correction with two ranges for each output. The device also has an 8-bit intensity control for the outputs of each color group.

A 12-,10-, or 8-bit grayscale control adjusts the intensity of each output. The device has circuits that sense faults in the system, including LED faults, adjacent-pin short faults, reference-resistor faults, and more. A slew rate control has 2 positions for adjustment to get the largest decrease in system noise. There is an interval between the changes of output level from one LED group to a different one. This interval helps to decrease the starting electrical current. The SDI and SDO pins let more than one device be connected in series for control through 1 serial interface.

## Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE     | BODY SIZE (NOM)    |
|--------------|-------------|--------------------|
| TLC6C5716-Q1 | HTSSOP (38) | 6.20 mm × 12.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Application Schematic





1

2

3

4

5

6

7

2

# **Table of Contents**

| Feat | tures                            | 1  |    | 7.4 Device Functional Modes 31                          |
|------|----------------------------------|----|----|---------------------------------------------------------|
| App  | lications                        | 1  |    | 7.5 Programming 31                                      |
| Des  | cription                         | 1  |    | 7.6 Register Maps 37                                    |
| Rev  | ision History                    | 2  | 8  | Application and Implementation 48                       |
| Pin  | Configuration and Functions      | 3  |    | 8.1 Application Information 48                          |
| Sne  | cifications                      | 4  |    | 8.2 Typical Application 48                              |
| 61   | Absolute Maximum Ratings         | 4  | 9  | Power Supply Recommendations 50                         |
| 6.2  | FSD Ratings                      | 4  | 10 | Layout 50                                               |
| 6.3  | Recommended Operating Conditions |    |    | 10.1 Layout Guidelines 50                               |
| 6.4  | Thermal Information              |    |    | 10.2 Layout Example 50                                  |
| 6.5  | Electrical Characteristics       | 6  | 11 | Device and Documentation Support 51                     |
| 6.6  | Timing Requirements              | 8  |    | 11.1 Receiving Notification of Documentation Updates 51 |
| 6.7  | Switching Characteristics        | 9  |    | 11.2 Community Resources 51                             |
| 6.8  | Typical Characteristics          | 20 |    | 11.3 Trademarks 51                                      |
| Deta | ailed Description                | 21 |    | 11.4 Electrostatic Discharge Caution 51                 |
| 7.1  | •<br>Overview                    | 21 |    | 11.5 Glossary 51                                        |
| 7.2  | Functional Block Diagram         | 21 | 12 | Mechanical, Packaging, and Orderable                    |
| 7.3  | Feature Description              | 22 |    | Information 51                                          |
| -    |                                  |    |    | 12.1 Package Option Addendum 52                         |

#### **Revision History** 4

| CI | hanges from Original (July 2018) to Revision A                                                                                              | Page |
|----|---------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed the description for GCLK in                                                                                                         | 4    |
| •  | Changed "indicates" to "initiates" in the Global Reset section                                                                              | 30   |
| •  | Added "the SID" to the Fault Mode section to identify the register where the overtemperature fault is latched                               | 31   |
| •  | Changed "APS time" to "APS detection time" for bit 199 in Table 12                                                                          | 32   |
| •  | Changed "24 zones" to "16 zones" and "six TLC6C5716-Q1 units" to "eight TLC6C5716-Q1 units" in the <i>Detailed Design Procedure</i> section | 49   |
| •  | Added a new sentence preceding Figure 32                                                                                                    | 49   |
| •  | Added the Application Curves section                                                                                                        | 49   |
| •  | Added two sentences to the Power Supply Recommendations section                                                                             | 50   |



Copyright © 2018, Texas Instruments Incorporated

www.ti.com

ÈXAS **ISTRUMENTS** 



## 5 Pin Configuration and Functions



DAP PowerPAD™ Package 38-Pin HTSSOP With Exposed Thermal Pad Top View

NC - No internal connection

NU - Make no external connection

TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018

www.ti.com

**STRUMENTS** 

EXAS

|                 | Pin Functions                    |     |                                                                                                                                                                                                                                                                  |  |  |  |
|-----------------|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pli             | N                                | 1/0 | DECODIDION                                                                                                                                                                                                                                                       |  |  |  |
| NAME            | NO.                              | 1/0 | Description                                                                                                                                                                                                                                                      |  |  |  |
| BLANK           | 36                               | I   | Blank all outputs. BLANK low forces all channels off. The grayscale counter resets<br>and the grayscale PWM timing controller is initialized. BLANK high starts the<br>grayscale PWM timing controller. Channels are controlled by the PWM timing<br>controller. |  |  |  |
| ERR             | 20                               | 0   | Open-drain error feedback                                                                                                                                                                                                                                        |  |  |  |
| GCLK            | 4, 5, 6                          | I   | Clock input for the grayscale PWM counter, three pins are internally connected together                                                                                                                                                                          |  |  |  |
| GND             | 33                               | _   | Power ground                                                                                                                                                                                                                                                     |  |  |  |
| IREF            | 34                               | I   | Reference-current pin for setting the full-scale output current                                                                                                                                                                                                  |  |  |  |
| LATCH           | 3                                | I   | Latch-enable input pin                                                                                                                                                                                                                                           |  |  |  |
| NC              | 37                               | _   | No internal connection                                                                                                                                                                                                                                           |  |  |  |
| NU              | 7, 10, 13,16,<br>23, 26, 29, 32  | _   | Not used, keep floating                                                                                                                                                                                                                                          |  |  |  |
| OUTB0-OUTB7     | 9, 12, 15, 18,<br>21, 24, 27, 30 | 0   | Constant-current outputs for group B                                                                                                                                                                                                                             |  |  |  |
| OUTR0-OUTR7     | 8, 11, 14,17,<br>22, 25, 28, 31  | 0   | Constant-current outputs for group R                                                                                                                                                                                                                             |  |  |  |
| SCK             | 2                                | I   | Input pin for the data-shift clock                                                                                                                                                                                                                               |  |  |  |
| SDI             | 1                                | I   | Serial data-in pin                                                                                                                                                                                                                                               |  |  |  |
| SDO             | 19                               | 0   | Serial data-out pin                                                                                                                                                                                                                                              |  |  |  |
| SENSE           | 38                               | I   | LED supply sensing pin                                                                                                                                                                                                                                           |  |  |  |
| V <sub>CC</sub> | 35                               | I   | Power supply pin                                                                                                                                                                                                                                                 |  |  |  |
| Thermal pad     | _                                | —   | Connect to ground to improve thermal performance                                                                                                                                                                                                                 |  |  |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                      |                              | MIN                        | MAX                   | UNIT |
|------------------------------------------------------|------------------------------|----------------------------|-----------------------|------|
|                                                      | V <sub>CC</sub>              | -0.3                       | 6                     |      |
| Input voltage SENSE<br>BLANK<br>Output voltage OUTRO | SENSE                        | -0.3                       | 8                     | V    |
|                                                      | BLANK, GCLK, LATCH, SCK, SDI | -0.3                       | V <sub>CC</sub> + 0.3 |      |
| Output veltogo                                       | ERR, IREF, SDO               | -0.3 V <sub>CC</sub> + 0.3 | N/                    |      |
| Output voltage                                       | OUTR0-OUTR7, OUTB0-OUTB7     | -0.3                       | 8                     | V    |
| Output current                                       | OUTR0-OUTR7, OUTB0-OUTB7     | 0                          | 50                    | mA   |
| Operating junction temperature, T <sub>J</sub>       |                              | -40                        | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>                | -55 150                      |                            | °C                    |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Theseare stress ratings only, which do not imply functional operation of the device at these or anyother conditions beyond those indicated under Recommended OperatingConditions. Exposure to absolute-maximum-rated conditions for extended periods mayaffect device reliability.

## 6.2 ESD Ratings

|                    |                                                                                                                                                                                                                 |                                      |             | VALUE | UNIT |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge Human-body model (HBM), per AEC Q100-002, <sup>(1)</sup> HBM ESD classification level H2 Charged-device model (CDM), AEC Q100 classification C4B, per AEC Q100-011 All pins Corner pins | ±2000                                |             |       |      |
|                    |                                                                                                                                                                                                                 | Charged-device model (CDM), AEC Q100 | All pins    | ±500  | V    |
|                    |                                                                                                                                                                                                                 | classification C4B, per ÀEC Q100-011 | Corner pins | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



## 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                    |                                |                              | MIN                 | NOM MAX             | UNIT |
|--------------------|--------------------------------|------------------------------|---------------------|---------------------|------|
| V <sub>CC</sub>    | Device supply voltage          |                              | 3                   | 5.5                 | V    |
| V <sub>SENSE</sub> | LED supply voltage             |                              |                     | 8                   | V    |
| Vo                 | Output voltage                 |                              |                     | 8                   | V    |
| VIL                | Input logic-low voltage        | BLANK, GCLK, LATCH, SCK, SDI | 0                   | 0.3 V <sub>CC</sub> | V    |
| $V_{IH}$           | Input logic-high voltage       | BLANK, GCLK, LATCH, SCK, SDI | 0.7 V <sub>CC</sub> | V <sub>CC</sub>     | V    |
| I <sub>OH</sub>    | High-level output current      | SDO                          |                     | 1                   | mA   |
|                    | Low-level input current        | SDO                          |                     | 1                   | mA   |
| I <sub>OL</sub>    |                                | ERR                          |                     | 5                   | mA   |
| I <sub>O</sub>     | Constant output sink current   | OUTR0-OUTR7, OUTB0-OUTB7     | 2                   | 50                  | mA   |
| T <sub>A</sub>     | Operating ambient temperature  |                              | -40                 | 125                 | °C   |
| TJ                 | Operating junction temperature |                              | -40                 | 150                 | °C   |

## TLC6C5716-Q1

SLVSEB5A – JULY 2018 – REVISED AUGUST 2018

www.ti.com

STRUMENTS

ÈXAS

## 6.4 Thermal Information

|                       |                                              | TLC6C5716-Q1 |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DAP (HTSSOP) | UNIT |
|                       |                                              | 38 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 39.6         | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 31.2         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 18.0         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.8          | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 18.1         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0          | °C/W |

(1) For more information about traditional and newthermalmetrics, see SemiconductorandlCPackageThermal Metrics.

## 6.5 Electrical Characteristics

 $V_{CC}$  = 3 V to 5.5 V,  $T_J$ =-40°Cto150°C,  $V_{SENSE}$  = 5 V, GS = FFFh, BC = FFh, DC = 7Fh with upper dotcorrection(DC)range (unless otherwise noted)

|                       | PARAMETER                                                                                    | TEST CONDITIONS                                                                                                | MIN            | TYP  | MAX                 | UNIT  |
|-----------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------|------|---------------------|-------|
| POWER SUPPI           | LIES (V <sub>CC</sub> , GND)                                                                 |                                                                                                                |                |      |                     |       |
|                       |                                                                                              | SDI, SCK, LATCH = L, BLANK = L, GCLK = L, $V_{OUT}$ = 1 V, $I_{OUT}$ = 2 mA                                    |                | 4.2  | 5.5                 |       |
|                       |                                                                                              | SDI, SCK, LATCH = L, BLANK = L, GCLK<br>= L, V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 20 mA                  |                | 7.7  | 9                   |       |
| Icc                   | Supply current                                                                               | SDI, SCK, LATCH = L, BLANK = H, GCLK = 8 MHz, $V_{OUT}$ = 1 V, $I_{OUT}$ = 20 mA , autorepeat on               |                | 8.3  | 10                  | mA    |
|                       |                                                                                              | SDI, SCK, LATCH = L, BLANK = H, GCLK = 8 MHz, $V_{OUT}$ = 1 V, $I_{OUT}$ = 50 mA , autorepeat on               |                | 13.5 | 16                  |       |
| LOGIC INPUTS          | G (SDI, SCK, LATCH, GCLK, B                                                                  | LANK)                                                                                                          |                |      |                     |       |
| l <sub>lkg</sub>      | Input leakage current                                                                        | V <sub>I</sub> at SCK, LATCH, GCLK = V <sub>CC</sub> ; V <sub>I</sub> at<br>SDI, SCK, LATCH, BLANK, GCLK = GND | -1             |      | 1                   | μA    |
| R <sub>pd</sub>       | Pulldown resistance at<br>BLANK, GCLK                                                        |                                                                                                                | 250            | 500  | 750                 | kΩ    |
| CONTROL OUT           | TPUTS (IREF, ERR, SDO)                                                                       |                                                                                                                |                |      |                     |       |
| V <sub>IREF</sub>     | IREF voltage                                                                                 | $R_{IREF} = 0.96 \text{ k}\Omega$                                                                              | 1.17           | 1.2  | 1.23                | V     |
| V <sub>OH</sub>       | High-level output voltage                                                                    | At SDO, $I_{OH} = -1 \text{ mA}$                                                                               | $V_{CC} - 0.4$ |      | V <sub>CC</sub>     | V     |
| V <sub>OL</sub>       | Low-level output voltage                                                                     | At SDO, I <sub>OL</sub> = 1 mA                                                                                 |                |      | 0.4                 | V     |
| V <sub>ERR</sub>      | ERR pin open-drain voltage drop                                                              | I <sub>ERR</sub> = 4 mA                                                                                        |                |      | 0.1 V <sub>CC</sub> | V     |
| I <sub>lkg(ERR)</sub> | ERR pin leakage current                                                                      | $V_{ERR} = 5 V$                                                                                                |                |      | 1                   | μA    |
| OUTPUT STAG           | Ε                                                                                            |                                                                                                                |                |      |                     |       |
| \/                    |                                                                                              | $V_{CC} = 3.6 \text{ V}, \text{ I}_{OUT} = 50 \text{ mA}$                                                      |                |      | 0.67                | N/    |
| V(OUT,min)            | Minimum output voltage                                                                       | V <sub>CC</sub> = 3 V, I <sub>OUT</sub> = 50 mA                                                                |                |      | 0.7                 | V     |
| K <sub>(OUT)</sub>    | Ratio of output current to<br>IREF current, K = I <sub>(OUTx)</sub> /<br>I <sub>(IREF)</sub> |                                                                                                                |                | 40   |                     | mA/mA |
| I <sub>Ikg(OUT)</sub> | Output leakage current                                                                       | $    BLANK = L, V_{OUT} = 7 V, V_{SENSE} = 7 V, \\    I_{OUT} = 50 mA $                                        |                |      | 0.1                 | μA    |



## **Electrical Characteristics (continued)**

 $V_{CC}$  = 3 V to 5.5 V,  $T_{J}$ =-40°Cto150°C,  $V_{SENSE}$  = 5 V, GS = FFFh, BC = FFh, DC = 7Fh with upper dotcorrection(DC)range (unless otherwise noted)

| I                        | PARAMETER                                      | TEST CONDITIONS                                                  | MIN   | ТҮР | MAX  | UNIT       |
|--------------------------|------------------------------------------------|------------------------------------------------------------------|-------|-----|------|------------|
| CHANNEL ACC              | URACY                                          |                                                                  |       |     |      |            |
|                          |                                                | $V_{OUT} = 1 V, R_{IREF} = 24 k\Omega$                           | 1.86  | 2   | 2.14 |            |
| I <sub>(OUT)</sub>       | Constant output current                        | $V_{OUT} = 1 \text{ V}, \text{ R}_{IREF} = 0.96 \text{ k}\Omega$ | 46.5  | 50  | 53.5 | mA         |
|                          |                                                | $V_{OUT} = 1V$ , $R_{IREF}$ open or short                        | 7     | 10  | 13   |            |
| (1)                      | Current accuracy (channel-                     | $V_{OUT} = 1 V$ , $I_{OUT} = 50 mA$                              | -4%   |     | 4%   |            |
| $\Delta I_{(Ch-Ch)}$ (1) | to-channel in same color<br>group)             | $V_{OUT} = 1 \text{ V}, \text{ I}_{OUT} = 2 \text{ mA}$          | -4%   |     | 4%   |            |
| (2)                      | Current accuracy (device-<br>to-device)        | $V_{OUT}$ = 1 V, $I_{OUT}$ = 50 mA                               | -4%   |     | 4%   |            |
| ΔI(Dev-Dev)              |                                                | $V_{OUT} = 1 V, I_{OUT} = 2 mA$                                  | -4%   |     | 4%   |            |
| (3)                      | Current accuracy (channel-<br>to-ideal output) | $V_{OUT} = 1 V, I_{OUT} = 50 mA$                                 | -7%   |     | 7%   |            |
| $\Delta I$ (Ch-Ideal)    |                                                | $V_{OUT} = 1 V, I_{OUT} = 2 mA$                                  | -7%   |     | 7%   |            |
| (4)                      | Line regulation                                | $V_{OUT} = 1 V$ , $I_{OUT} = 50 mA$                              | -0.7  |     | 0.7  |            |
| ΔI(OUT-VCC)              | Line regulation                                | $V_{OUT} = 1 V, I_{OUT} = 2 mA$                                  | -0.7  |     | 0.7  | 0/ /\/     |
| (5)                      | Lood regulation                                | $V_{OUT} = 1 V \text{ to } 3 V, I_{OUT} = 50 \text{ mA}$         | -0.7  |     | 0.7  | %) V       |
| $\Delta I_{(OUT-VOUT)}$  | Load regulation                                | $V_{OUT} = 1 V \text{ to } 3 V, I_{OUT} = 2 \text{ mA}$          | -0.7  |     | 0.7  |            |
| PROTECTION CIRCUITS      |                                                |                                                                  |       |     |      |            |
| M                        | LED open-circuit detection                     | LOD_VOLTAGE = 0b                                                 | 0.275 | 0.3 | 0.32 | <i>\</i> / |
| VLOD                     | threshold                                      | LOD_VOLTAGE = 1b                                                 | 0.48  | 0.5 | 0.52 | v          |

(1) Channel to channel accuracy in the same color group iscalculated by the formula below. (X = color group; i,j = 0 to 7)

$$\Delta I_{(Ch-Ch)} = \left( \frac{8 \times I_{OUTXi}}{\sum_{j=0}^{7} I_{OUTXj}} - 1 \right) \times 100\%$$

(

(2) Device to device accuracy is calculated by the formulabelow.

$$\Delta I_{(Dev-Dev)} = \begin{pmatrix} \frac{\sum_{i=0}^{7} (I_{OUTRi} + I_{OUTBi})}{16} - I_{OUT,ideal} \\ I_{OUT,ideal} \end{pmatrix} \times 100\%$$

$$I_{OUT,ideal} = \frac{V_{IREF}}{R_{IREF}} \times K_{(OUT)}$$
Channel to ideal accuracy is calculated by the formulabelow

(3) Channel to ideal accuracy is calculated by the formulabelow.

$$\Delta I_{(Ch-Ideal)} = \left(\frac{I_{OUTXi}}{I_{OUT,ideal}} - 1\right) \times 100\%$$

(4) Line regulation accuracy is calculated by the formulabelow.

$$\Delta I_{(\text{OUT-VCC})} = \left(\frac{I_{(\text{OUTXi,VCC=5.5V})} - I_{(\text{OUTXi,VCC=3V})}}{I_{(\text{OUTXi,VCC=3V})}}\right) \times \frac{100}{5.5 - 3} \% / V$$

(5) Load regulation accuracy is calculated by the formulabelow.  $\Delta I = \left( \frac{I_{(OUTXi,VOUT=3V)} - I_{(OUTXi,VOUT=1V)}}{I_{(OUTXi,VOUT=1V)}} \right) \times \frac{100}{9}$ 

$$\Delta I_{(OUT-VOUT)} = \left(\frac{1001XI,VOUT=3V)}{I_{(OUTXI,VOUT=1V)}}\right) \times \frac{100}{3-1}\%/V$$

Copyright © 2018, Texas Instruments Incorporated

7

## **Electrical Characteristics (continued)**

 $V_{CC} = 3 V$  to 5.5 V,  $T_J = -40^{\circ}Cto150^{\circ}C$ ,  $V_{SENSE} = 5 V$ , GS = FFFh, BC = FFh, DC = 7Fh with upper dotcorrection(DC)range (unless otherwise noted)

|                         | PARAMETER                                                         | TEST CONDITIONS       | MIN                         | TYP                         | MAX                         | UNIT |
|-------------------------|-------------------------------------------------------------------|-----------------------|-----------------------------|-----------------------------|-----------------------------|------|
| V                       | LED short-circuit detection                                       | LSD_VOLTAGE = 0b      | V <sub>SENSE</sub> –<br>0.4 | V <sub>SENSE</sub> –<br>0.3 | V <sub>SENSE</sub> –<br>0.2 |      |
| VLSD                    | threshold                                                         | LSD_VOLTAGE = 1b      | V <sub>SENSE</sub> –<br>0.8 | V <sub>SENSE</sub> –<br>0.7 | V <sub>SENSE</sub> –<br>0.6 | V    |
| I <sub>IREF_OC</sub>    | IREF resistor open-circuit detection threshold                    | $V_{CC} = 5 V$        | 8                           | 10                          | 12                          | μA   |
| I <sub>IREF_OCHYS</sub> | IREF resistor open-circuit<br>detection threshold<br>hysteresis   | V <sub>CC</sub> = 5 V |                             | 5                           |                             | μA   |
| I <sub>IREF_SC</sub>    | IREF resistor short-circuit-<br>detection threshold               | $V_{CC} = 5 V$        | 2                           | 2.7                         | 3.2                         | mA   |
| IIREF_SCHYS             | IREF resistor short-circuit-<br>detection threshold<br>hysteresis | V <sub>CC</sub> = 5 V |                             | 0.3                         |                             | mA   |
| T <sub>PTW</sub>        | Pre-thermal warning flag threshold                                |                       | 125                         | 135                         | 145                         | °C   |
| T <sub>HYS_PTW</sub>    | Pre-thermal warning flag<br>hysteresis                            |                       |                             | 10                          |                             | °C   |
| T <sub>SD</sub>         | Thermal error flag<br>threshold                                   |                       | 150                         | 160                         | 170                         | °C   |
| T <sub>HYS_TEF</sub>    | Thermal error flag<br>hysteresis                                  |                       |                             | 10                          |                             | °C   |

## 6.6 Timing Requirements

 $V_{CC} = 3 V$  to 5.5 V,T<sub>J</sub>=-40°Cto150°C.

|                        |                                                                                                     | MIN | NOM | MAX | UNIT |
|------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>CLK(SCK)</sub>  | SCK data-shift clock frequency                                                                      |     |     | 4   | MHz  |
| f <sub>CLK(GCLK)</sub> | GCLK grayscale clock frequency                                                                      |     |     | 8   | MHz  |
| t <sub>WH0</sub>       | SCK high pulse duration                                                                             | 60  |     |     | ns   |
| t <sub>WL0</sub>       | SCK low pulse duration                                                                              | 60  |     |     | ns   |
| t <sub>WH1</sub>       | LATCH high pulse duration                                                                           | 80  |     |     | ns   |
| t <sub>WL1</sub>       | LATCH low pulse duration                                                                            | 80  |     |     | ns   |
| t <sub>WL2</sub>       | BLANK pulse duration                                                                                | 80  |     |     | ns   |
| t <sub>WH3</sub>       | GCLK high pulse duration                                                                            | 40  |     |     | ns   |
| t <sub>WL3</sub>       | GCLK low pulse duration                                                                             | 40  |     |     | ns   |
| t <sub>SU0</sub>       | SDI↑ – SCK↑ setup time                                                                              | 55  |     |     | ns   |
| t <sub>SU1</sub>       | BLANK↑– GCLK↑ setup time                                                                            | 60  |     |     | ns   |
| t <sub>SU2</sub>       | LATCH∱–SCK∱ setup time                                                                              | 200 |     |     | ns   |
| t <sub>SU3</sub>       | LATCH $\uparrow$ for GS data–GCLK $\uparrow$ when display timing reset mode is disabled, setup time | 90  |     |     | ns   |
| t <sub>SU4</sub>       | LATCH↑for GS data–GCLK↑ when display timing reset mode is enabled, setup time                       | 150 |     |     | ns   |
| t <sub>H0</sub>        | SCK↑– SDI↑hold time                                                                                 | 55  |     |     | ns   |
| t <sub>H1</sub>        | SCK↑– LATCH↑ hold time                                                                              | 85  |     |     | ns   |
| t <sub>H2</sub>        | SCK↑–LATCH↓ hold time                                                                               | 55  |     |     | ns   |
| t <sub>RI0</sub>       | SDI SCK LATCH rise time                                                                             |     |     | 50  | ns   |
| t <sub>RI1</sub>       | GCLK rise time                                                                                      |     |     | 30  | ns   |
| t <sub>FI0</sub>       | SDI SCK LATCH fall time                                                                             |     |     | 50  | ns   |
| t <sub>FI1</sub>       | GCLK fall time                                                                                      |     |     | 30  | ns   |



## 6.7 Switching Characteristics

over operating junction temperature range (unless otherwise noted)

|                   | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                 | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>ro0</sub>  | Rise time from 10% $V_{\text{SDO}}$ to 90% $V_{\text{SDO}}$         |                                                                                                                                                 |     | 60  |     | ns   |
| t <sub>ro1</sub>  | Rise time from 10% $V_{OUT}$ to 90% $V_{OUT}$                       | I <sub>OUT</sub> = 50 mA, SLEW_RATE = 0b                                                                                                        |     | 200 |     | ns   |
| t <sub>ro2</sub>  | Rise time from 10% $V_{\text{OUT}}$ to 90% $V_{\text{OUT}}$         | I <sub>OUT</sub> = 50 mA, SLEW_RATE = 1b                                                                                                        | 60  | 100 | 140 | ns   |
| t <sub>fo0</sub>  | Fall time from 90% $\rm V_{SDO}$ to 10% $\rm V_{SDO}$               |                                                                                                                                                 |     | 30  |     | ns   |
| t <sub>fo1</sub>  | Fall time from 90% $V_{OUT}$ to 10% $V_{OUT}$                       | I <sub>OUT</sub> = 50 mA , SLEW_RATE = 0b                                                                                                       |     | 200 |     | ns   |
| t <sub>fo2</sub>  | Fall time from 90% V <sub>OUT</sub> to 10%<br>V <sub>OUT</sub>      | I <sub>OUT</sub> = 50 mA, SLEW_RATE = 1b                                                                                                        | 30  | 80  | 130 | ns   |
| t <sub>pd0</sub>  | Propagation delay, SCK↑to SDO                                       |                                                                                                                                                 | 100 | 140 | 200 | ns   |
| t <sub>pd1</sub>  | Propagation delay, LATCH↑to<br>SDO                                  |                                                                                                                                                 | 130 | 180 | 220 | ns   |
| t <sub>pd2</sub>  | Propagation delay, BLANK↓ to<br>OUTR0, -B0, -R4, -B4 off            |                                                                                                                                                 | 10  | 120 | 260 | ns   |
| t <sub>pd3</sub>  | Propagation delay, GCLK↑ to<br>OUTR0, -B0, -R4, -B4 on              |                                                                                                                                                 | 80  | 160 | 260 | ns   |
| t <sub>pd4</sub>  | Propagation delay, GCLK↑ to<br>OUTR1, -B1, -R5, -B5 on              |                                                                                                                                                 | 120 | 200 | 330 | ns   |
| t <sub>pd5</sub>  | Propagation delay, GCLK↑ to<br>OUTR2, -B2, -R6, -B6 on              |                                                                                                                                                 | 160 | 250 | 370 | ns   |
| t <sub>pd6</sub>  | Propagation delay, GCLK↑ to<br>OUTR3, -B3, -R7, -B7 on              |                                                                                                                                                 | 190 | 280 | 400 | ns   |
| t <sub>pd7</sub>  | Propagation delay, LATCH $\uparrow$ to $V_{OUT}$                    | Changing by dot correction control<br>(control data are 0Ch $\rightarrow$ 72h or 72h $\rightarrow$ 0Ch<br>with upper DC range), BC -R, -B = FFh | 10  | 80  | 120 | ns   |
| t <sub>pd8</sub>  | Propagation delay, LATCH↑ to<br>V <sub>OUT</sub>                    | Changing by global brightness control (control data are $19h\rightarrow E6h$ or $E6h\rightarrow 19h$ with DC -Rn, -Bn = 7Fh with upper DC range | 10  | 130 | 200 | ns   |
| t <sub>pd9</sub>  | Propagation delay, LATCH↑ to<br>APS register and APS flag<br>change | SINK_CURRENT = 0b                                                                                                                               |     | 5   |     | ns   |
| t <sub>pd10</sub> | Propagation delay, LATCH↑ to<br>APS register and APS flag<br>change | SINK_CURRENT = 1b                                                                                                                               |     | 10  |     | ns   |
| t <sub>pd11</sub> | Propagation delay, LATCH↑ to<br>LOD self-flag change                | No failure in LOD-LSD detector circuit                                                                                                          |     | 24  |     | ns   |

## TLC6C5716-Q1



www.ti.com

SLVSEB5A-JULY 2018-REVISED AUGUST 2018



Figure 1. Grayscale Data (GS) Write







Figure 2. Function-Control, Brightness-Control, and Dot-Correction (FC-BC-DC) Data Write

# TLC6C5716-Q1



www.ti.com





Figure 4. Status Information Data (SID) Read

## TEXAS INSTRUMENTS

#### TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018



# Figure 5. Adjacent-Pin-Short (APS) Check





#### TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018

SDI

SCK

LATCH

BLANK

SDI

SCK

LATCH

Common Shift Register

LOD LSD FLAG

(Error Status Register)



2

Lowest 205bit are updated with latest FC-BC-DC data

Since decoded as FC-BC-DC Read command, the data in FC-BC-DC data latch are latched into common shift register at this moment



t<sub>od</sub>

Previous Data

288

284

285

286

287

t<sub>H2</sub>-

www.ti.com

## TEXAS INSTRUMENTS

www.ti.com

#### TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018





#### TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018



www.ti.com



Figure 10. Global Reset

Since decoded as Global Reset command, the E irror status register, LOD-LSD register, APS register, GS data latch and FC-BC-DC data latch will be reset to default at this moment. Besides, all output channels will be turn off, PWM timing will be initialized at this moment.



Note1: The internal blank signal is generated when LATCH is input for GS data with display timing reset enable. Also the signal is generated at 4096n GCLK when auto repeat mode is enabled. BLANK can be connected to VCC when TIMING\_RESET or AUTO\_REPEAT is enabled.



#### TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018



Figure 12. 8-, 10-, 12-Bit Mode PWM Counter Without Auto-Repeat Mode



Figure 13. 8-, 10-, 12-Bit Mode PWM Counter With Auto-Repeat Mode

**EXAS** 

INSTRUMENTS



TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018

| www.ti.co | n                  |                     | SLVSEB5A – JULY 2018–REVISED A                                            | AUGUST 2018 |
|-----------|--------------------|---------------------|---------------------------------------------------------------------------|-------------|
| GCLK      |                    | 4093 4094           |                                                                           | 10          |
| LATCH     | L                  |                     |                                                                           |             |
| LOD1-LSD1 | Old LOD1-LSD1 Data | Sew LOD1-LSD1 Data  | X                                                                         |             |
|           |                    |                     | LOD2-LSD2 registers are updated<br>at 4095 <sup>th</sup> GCLK rising edge |             |
| LOD2-LSD2 |                    | Old LO D2-LSD2 Data | New LOD2-LSD2 Data                                                        |             |

Figure 14. LOD-LSD Register Update Timing

TLC6C5716-Q1 SLVSEB5A – JULY 2018–REVISED AUGUST 2018



www.ti.com

## 6.8 Typical Characteristics



Downloaded From Oneyac.com



## 7 Detailed Description

## 7.1 Overview

In automotive indicator and local dimming backlighting applications, the demand for multi-channel constant current LED drivers is increasing to achieve uniformity of LED brightness and color temperature. System-level safety considerations require fault detection capability and device self-check features.

The TLC6C5716-Q1 is an automotive 16-channel constant-current LED driver with LED diagnostics. The TLC6C5716-Q1 provides up to 50 mA of output current set by an external resistor. The current can be adjusted by 7-bit dot correction with two subranges for individual outputs, and an 8-bit brightness control for all the outputs of each color group. The brightness can be adjusted individually for each channel through a 12-, 10-, or 8-bit grayscale control. Fault-detection circuits are available to detect system faults including LED faults, adjacent-pin short faults, reference-resistor faults, and more. Negate bit toggle and LOD-LSD self-test provide a device self-check function to improve system reliability. Configurable slew-rate control optimizes the noise generation of the system and improves the system EMC performance. Output-channel group delay helps to reduce inrush current to optimize the system design. The SDI and SDO pins allow more than one device to be connected in a daisy chain for control through one serial interface.

## 7.2 Functional Block Diagram



# 7.3 Feature Description

## 7.3.1 Maximum Constant-Sink-Current Setting

LED full-scale current can be set using an external resistor connected between the IREF pin and GND. The  $R_{IREF}$  resistor value is calculated with the following formula.

$$R_{IREF} = K \times \frac{V_{IREF}}{I_{(OUT)max}}$$

where

- $V_{\text{IREF}}$  is the reference voltage
- K is the IREF current to output current ratio
- I<sub>(OUT)max</sub> is full-scale current for each output

Figure 15 shows the reference-resistor calculation curve.

## 7.3.2 Brightness Control and Dot Correction

The TLC6C5716-Q1 device implements an 8-bit group brightness control (BC) and 7-bit individual dot correction (DC) to calibrate the output current. The 16 output channels are divided into two groups: OUTRn and OUTBn. Each group contains 8 output channels. There are two configurable ranges for the DC value of each group. One is the low DC range with output current from 0 to 66.7%  $I_{(OUT)max}$ , the other is the high DC range with output current from 33.3%  $I_{(OUT)max}$  to 100%  $I_{(OUT)max}$ . The IREF resistor, BC, DC, and DC range together determine the channel output current, as shown in Figure 21. Equation 2 and Equation 3 are the detailed output current calculation formulas.

Equation 2 determines the output sink current for each group when DC is in high adjustment range.

$$I_{OUT} = (\frac{1}{3} \times I_{(OUT)max} + \frac{2}{3} \times I_{(OUT)max} \times \frac{DC}{127}) \times \frac{BC}{255}$$
(2)

Equation 3 determines the output sink current for each group when DC is in the low adjustment range.

$$I_{OUT} = \frac{2}{3} \times I_{(OUT)max} \times \frac{DC}{127} \times \frac{BC}{255}$$
(3)

(1)



## Feature Description (continued)



Figure 21. Brightness Control and Dot Correction Block Diagram

## 7.3.3 Grayscale Configuration

The TLC6C5716-Q1 device implements a grayscale configuration function to realize an individual PWM dimming function for the output channels. The grayscale has three global configuration modes, 12-bit, 10-bit and 8-bit. The GCLK input provides the clock source for the internal PWM generator. The GS counter counts the GCLK number and compares the number with channel grayscale register value, and the output channel turns off when the GS counter value reaches the grayscale register value. Figure 22 shows the detailed block diagram of the PWM generator.

To start a new PWM cycle, users can use two methods. One is to toggle the BLANK pin after the GS counter reaches the maximum count value, because BLANK low resets the GS counter and BLANK high restarts the GS counter. Another is to pull BLANK high and set the AUTO\_REPEAT&TIMING\_RESET register bit to 1, Table 12. The PWM starts a new cycle automatically after the GS counter reaches its maximum count value.



## Feature Description (continued)





## 7.3.3.1 PWM Auto Repeat

The PWM auto repeat function is configured by the AUTO\_REPEAT bit. The AUTO\_REPEAT bit is 0 by default, and the PWM auto repeat function is disabled in this condition. The PWM cycle only executes once, so users must toggle BLANK to start a new PWM cycle. Figure 11 and Figure 12 show the PWM operation in this mode. When the AUTO\_REPEAT bit is 1, the PWM auto repeat function is enabled, and the PWM cycle automatically repeats as long as BLANK is high and GCLK is present, as shown in Figure 13.



## **Feature Description (continued)**

#### 7.3.3.2 PWM Timing Reset

The PWM timing reset function is configured by the TIMING\_RESET bit. The PWM timing reset function can restart a PWM cycle with a newly configured duty cycle after a GS data write. The TIMING\_RESET bit is 0 by default, and the PWM timing reset function is disabled in this condition. The PWM cycle is not influenced by a GS data write, and the newly configured PWM duty cycle only is valid after the current PWM cycle finishes. When the TIMING\_RESET bit is 1, the PWM timing reset function is enabled, and the PWM cycle restarts with new PWM duty cycle immediately after the GS data write.

## 7.3.4 Diagnostics

The TLC6C5716-Q1 device integrates a full LED diagnostics function, such as LED-open detection (LOD), LED-short detection (LSD), and output short-to-GND detection (OSD), which helps to improve the system safety.

## 7.3.4.1 LED Diagnostics

An LOD-LSD detection circuit compares the output voltage with the LOD threshold and LSD threshold, and Table 1 shows the output results.

|                                               | DETECTOR OUTPUT BIT VALUE |     |  |
|-----------------------------------------------|---------------------------|-----|--|
| OUTPUT VOLTAGE CONDITION                      | LOD                       | LSD |  |
| V <sub>OUTn</sub> < LOD_VOLTAGE               | 1                         | 0   |  |
| LOD_VOLTAGE < V <sub>OUTn</sub> < LSD_VOLTAGE | 0                         | 0   |  |
| V <sub>OUTn</sub> > LSD_VOLTAGE               | 0                         | 1   |  |

## Table 1. LOD-LSD Detection

The LOD threshold can be configured by the LOD\_VOLTAGE bit in the FC-BC-DC register, Table 12 . The threshold is 0.3 V when LOD\_VOLTAGE = 0, and the threshold is 0.5 V when LOD\_VOLTAGE = 1.

#### Table 2. LOD Threshold

| LOD_VOLTAGE BIT | LOD THRESHOLD |
|-----------------|---------------|
| 0 (Default)     | 0.3 V         |
| 1               | 0.5 V         |

The LSD threshold is configured by the LSD\_VOLTAGE bit in the FC-BC-DC register, Table 12. The threshold is  $V_{VSENSE} - 0.3 V$  when LSD\_VOLTAGE = 0, and the threshold is  $V_{VSENSE} - 0.7 V$  when LSD\_VOLTAGE = 1.

#### Table 3. LSD Threshold

| LSD_VOLTAGE BIT | LSD THRESHOLD              |
|-----------------|----------------------------|
| 0 (Default)     | V <sub>SENSE</sub> – 0.3 V |
| 1               | V <sub>SENSE</sub> – 0.7 V |

There are two sets of LOD-LSD registers in the device, one is the LOD1-LSD1 registers, the other is the LOD2-LSD2 registers. Each group of registers consists of 24 bits of LOD data and 24 bits of LSD data, corresponding to the 24 channel outputs. The device updates the LOD1-LSD1 registers at the 9th GCLK rising edge. The device updates the LOD2-LSD2 registers at the Nth GCLK rising edge. N is the maximum GCLK number in a PWM period minus 1, see Table 4.

To detect all kinds of LED faults, the output channel should turn ON at the 9th GCLK rising edge, and turn OFF at the Nth GCLK rising edge.

The device integrates an internal pullup circuit for LED diagnostics, shown in Figure 23. The circuit turns off during the channel on-state, but turns on to charge the output pin during the channel-off state. For an LED-short fault, both LSD1 and LSD2 are 1. For an LED-open fault, both LOD1 and LSD2 are 1. For an output short-to-GND fault, both LOD1 and LOD2 are 1. Table 5 shows the details.

```
Copyright © 2018, Texas Instruments Incorporated
```

TLC6C5716-Q1

SLVSEB5A-JULY 2018-REVISED AUGUST 2018





Figure 23. Internal Pullup Circuit

## Table 4. LOD-LSD Register Latch Timing

| GS COUNTER MODE | LOD1-LSD1            | LOD2-LSD2               |
|-----------------|----------------------|-------------------------|
| 12-bit          | 9th GCLK rising edge | 4095th GCLK rising edge |
| 10-bit          | 9th GCLK rising edge | 1023rd GCLK rising edge |
| 8-bit           | 9th GCLK rising edge | 255th GCLK rising edge  |

## Table 5. LED Status Lookup Table

|                     | LOD-LSD RESULT                            |   |                                                          |   |  |
|---------------------|-------------------------------------------|---|----------------------------------------------------------|---|--|
| LED STATUS          | LOD1-LSD1 Updated at 9 <sup>th</sup> GCLK |   | LOD2-LSD2 Updated at N <sup>th</sup> GCLK <sup>(1)</sup> |   |  |
|                     | LOD1                                      | 0 | LOD2                                                     | 0 |  |
| LED OK              | LSD1                                      | 0 | LSD2                                                     | 1 |  |
|                     | LOD1                                      | 1 | LOD2                                                     | 0 |  |
| LED open            | LSD1                                      | 0 | LSD2                                                     | 1 |  |
| LED short           | LOD1                                      | 0 | LOD2                                                     | 0 |  |
|                     | LSD1                                      | 1 | LSD2                                                     | 1 |  |
| Output short to CND | LOD1                                      | 1 | LOD2                                                     | 1 |  |
| Output short-to-GND | LSD1                                      | 0 | LSD2                                                     | 0 |  |

(1) N = 4095 for 12-bit GS mode, 1023 for 10-bit GS mode, 255 for 8-bit GS mode.

In some cases, users may need to turn off output channels before the 9th GCLK to disable the output channels, or turn on the output channels at the Nth GCLK to get more brightness. LOD\_LSD faults are reported as shown in Table 6. Users can ignore the fault according to the GS register setting value.

## Table 6. PWM Status Lookup Table

|                        | LOD-LSD Result                            |   |                                                          |   |  |
|------------------------|-------------------------------------------|---|----------------------------------------------------------|---|--|
| PWW STATUS             | LOD1-LSD1 UPDATED AT 9 <sup>th</sup> GCLK |   | LOD2-LSD2 UPDATED AT N <sup>th</sup> GCLK <sup>(1)</sup> |   |  |
|                        | LOD1                                      | 0 | LOD2                                                     | 0 |  |
| PWWOK                  | LSD1                                      | 0 | LSD2                                                     | 1 |  |
| Channel off before 9th | LOD1                                      | 0 | LOD2                                                     | 0 |  |
| GCLK                   | LSD1                                      | 1 | LSD2                                                     | 1 |  |
| Channel on at Nth GCLK | LOD1                                      | 0 | LOD2                                                     | 0 |  |
|                        | LSD1                                      | 0 | LSD2                                                     | 0 |  |

(1) N = 4095 for 12-bit GS mode, 1023 for 10-bit GS mode, 255 for 8-bit GS mode

The LOD\_LSD status is updated every PWM cycle. Figure 14 is an example of the LOD-LSD register update timing for the 12-bit GS mode.

## 7.3.4.2 Adjacent-Pin-Short Check

The device implements an APS check function to detect the adjacent-pin-short failure during system initialization. TI recommends to do an APS check when the channels are all off. The APS check can be executed by writing the APS check command.

If there is no adjacent-pin-short failure, the device passes the APS check and 011b is latched into the APS FLAG in the error status register. The 24-bit APS register is 0. If there are two adjacent pins shorted, 110b is latched into the APS\_FLAG in the error status register. The corresponding bit in the APS register is set to 1. Users can read out the 24-bit data from APS register to check if two channels have this short fault. Table 7 shows the details of the APS\_FLAG and APS register. Table 8 shows the bit arrangement of APS register. To read these APS information, see Status Information Data Read in the Status Information Data Read section.

#### Table 7. APS Flag and APS Register

| REGISTER                           | VALUE | DESCRIPTION                                  |
|------------------------------------|-------|----------------------------------------------|
|                                    | 011b  | Pass, no adjacent pins short                 |
| APS_FLAG                           | 110b  | Fail, adjacent pins short                    |
| Dit in ADC register (24 hit total) | 0b    | This OUTn pin is not shorted with other pins |
| Bit in APS register (24-bit total) | 1b    | This OUTn pin is shorted with other pins     |

**ISTRUMENTS** 

FXAS

|                       | 5                     |
|-----------------------|-----------------------|
| BITS OF APS REGISTERS | CORRESPONDING OUTPUTS |
| Bit 23                | OUTB7                 |
| Bit 22                | OUTB6                 |
| Bit 21                | OUTB5                 |
| Bit 20                | OUTB4                 |
| Bit 19                | OUTB3                 |
| Bit 18                | OUTB2                 |
| Bit 17                | OUTB1                 |
| Bit 16                | OUTB0                 |
| Bit 15                | Pin 7                 |
| Bit 14                | Pin 10                |
| Bit 13                | Pin 13                |
| Bit 12                | Pin 16                |
| Bit 11                | Pin 23                |
| Bit 10                | Pin 26                |
| Bit 9                 | Pin 29                |
| Bit 8                 | Pin 32                |
| Bit 7                 | OUTR7                 |
| Bit 6                 | OUTR6                 |
| Bit 5                 | OUTR5                 |
| Bit 4                 | OUTR4                 |
| Bit 3                 | OUTR3                 |
| Bit 2                 | OUTR2                 |
| Bit 1                 | OUTR1                 |
| Bit 0                 | OUTR0                 |

#### Table 8. Bit Arrangement of APS register

The APS\_FLAG and APS registers are all 0 by default. After an APS check command, the APS\_FLAG should be 011b or 110b. Otherwise, there is a failure on the APS check circuit. If the APS check result fails, the ERR pin is pulled low, the APS\_FLAG value is 110b and the ERR pin status stays unchanged until the fault is removed and the user executes an ERROR clear command. Figure 5 and Figure 4 show more detail.

As different LEDs have different parasitic capacitance, to make sure the APS Check function is suitable for all kinds of LEDs, the device provides two configuration bits for APS current and APS time. The APS current is selected by APS\_CURRENT as Table 9. The APS time is selected by APS\_TIME as shown in Table 10.

#### **Table 9. APS Current Selection**

| APS_CURRENT BIT | APS CURRENT |
|-----------------|-------------|
| 0b              | 20 µA       |
| 1b              | 40 µA       |

#### Table 10. APS Time Selection

| APS_TIME BIT | ADJACENT-PIN SHORT-DETECTION TIME |
|--------------|-----------------------------------|
| Ob           | 10 µs                             |
| 1b           | 20 µs                             |

#### 7.3.4.3 IREF-Short and IREF-Open Detection

To protect the device from reference resistor short and open faults, the device integrates IREF short and open protection. In an IREF short or open fault condition, the device reports the fault and sets the output current to a default value to help improve the system safety.



By default, the ISF and IOF flags are 0. When the IREF current exceeds the fault detection threshold, the ERR pin is pulled down, the ISF or IOF flag is set to 1, and the error flag and ERR pin status stay unchanged until the fault is removed and there is an ERROR clear command.

Once there is an ISF or IOF failure, the output current is set to a default value, and  $I_{(OUT)max}$  is 10 mA; see Table 11. Once the ISF or IOF failure is removed, the output current returns back to the set IREF value immediately.

| I <sub>IREF</sub>                | ISF | IOF | OUTPUT                                         |
|----------------------------------|-----|-----|------------------------------------------------|
| I <sub>IREF</sub> ≤ 10 μA        | 0   | 1   | I <sub>(OUT)max</sub> = 10 mA                  |
| 10 µA < I <sub>IREF</sub> ≤ 3 mA | 0   | 0   | $I_{(OUT)max} = V_{IREF} \times 40 / R_{IREF}$ |
| I <sub>IREF</sub> > 3 mA         | 1   | 0   | I <sub>(OUT)max</sub> = 10 mA                  |

#### Table 11. Criteria of ISF and IOF Judgement and Corresponding Actions

## 7.3.4.4 Pre-Thermal Warning Flag

The TLC6C5716-Q1 device implements a pre-thermal warning (PTW) function. Once the junction temperature exceeds the PTW threshold, the ERR pin is pulled low, the PTW flag in the error status register is set to 1, and the PTW\_FLAG and ERR pin status stay unchanged until the junction temperature drops below  $T_{PTW} - T_{HYS_PTW}$  and there is an ERROR clear command.

## 7.3.4.5 Thermal Error Flag

The TLC6C5716-Q1 device monitors the junction temperature all the time. Once the junction temperature exceeds the thermal shutdown threshold, all of the constant-current outputs turn off, the ERR pin is pulled low, and the thermal error flag and ERR pin status are set to 1 and stay unchanged until the fault is removed and there is an ERROR clear command. During this state, all the digital functions work normally, and users can read or write data through the common shift registers. After the junction temperature drops below  $T_{TEF} - T_{HYS}$ \_TEF, the device goes back to normal operation again. Users can reset the TEF flag by sending an ERROR clear command.

## 7.3.4.6 Negate-Bit Toggle

TLC6C5716-Q1 implements a negate-bit toggle function to check the LOD-LSD registers and GCLK signal, which is useful for safety-related applications.

There are NEG1 and NEG2 bits in the registers, and their values are both 0 by default. After executing the negate-bit toggle command, both NEG1 and NEG2 change to 1. The LOD-LSD results are reversed in this condition. If the LOD-LSD registers get stuck, the LOD-LSD results are not be toggled, which means there is a fault in the LOD-LSD registers.

The LOD1-LSD1 registers only update on the 9th GCLK rising edge, and the LOD2-LSD2 registers only update on the Nth GCLK rising edge. So after a negate-bit toggle command, users must wait for at least one GS counter cycle (4096 GCLKs for the 12-bit GS counter mode, 1024 GCLKs for the 10-bit GS counter mode, and 256 GCLKs for the 8-bit GS counter mode) before reading the SID registers. So if the GCLK signal is lost, the loss can also be detected by the negate-bit toggle function.

## 7.3.4.7 LOD\_LSD Self-Test

The TLC6C5716-Q1 device implements an LOD\_LSD self-test function to check the LOD\_LSD detection circuit to help improve the system reliability. If the LOD\_LSD detection circuit fails to detect the LED failure, the LOD\_LSD self-test function can identify and report the malfunction.

The LOD\_LSD self-test function can be executed by sending the LOD\_LSD self-test command. The LOD\_LSD\_FLAG is 000b by default. After the LOD\_LSD self-test command, if there is no fault on the LOD\_LSD detection circuit, the LOD\_LSD\_FLAG value is 011b. If there are failures on LOD\_LSD detection circuits, the LOD\_LSD\_FLAG value is 110b, the ERR pin is pulled low, and the bit values stay unchanged until the fault is removed and an ERROR clear command is executed. If the LOD\_LSD\_FLAG is neither 011b nor 110b, there should be something wrong in the self-test procedure.



## 7.3.4.8 ERR Pin

The TLC6C5716-Q1 device supports an active-low open-drain error output. Figure 24 shows the error pulldown block diagram. Ten bits of error status information control the error pulldown circuit directly. But an LED failure can be masked by the LED\_ERR\_MASK bit. The LED\_ERR\_MASK default value is 1, and the LED failure is masked from the error pulldown circuit. Even if there is an LED failure, the ERR pin is not pulled down by this LED failure. If the LED\_ERR\_MASK is 0, the ERR pin is pulled down by the LED failure to indicate an error scenario. Users can use an MCU interrupt to read out the fault information.





## 7.3.4.9 ERROR Clear

This command is used to clear the error flags in the error status register and APS register. The A53h 12-bit command code initiates an ERROR clear command. After executing an ERROR clear command, the 96-bit LOD\_LSD registers, 1-bit NEG1, 1-bit NEG2, 10-bit error status, and 24-bit adjacent-pin-short results are loaded into the common shift register, and the error status registers and APS registers are reset to 0 if the error is removed. See Figure 9 for more detail.

## 7.3.4.10 Global Reset

This command is used to implement a power-on reset with software input. The A5Ch 12-bit command code initiates a global reset command. After executing a global reset command, all internal registers are reset to their default values. See Figure 10 for more detail.



#### 7.3.4.11 Slew Rate Control

To improve system EMI performance, the TLC6C5716-Q1 device implements a programmable slew rate control for the output channels. This output slew rate is configured by the SLEW\_RATE bit in the FC-BC-DC register. The SLEW\_RATE bit is 0 by default, with output rise and fall times of 200 ns. When the SLEW\_RATE bit is 1, the rise and fall times of each output are 100 ns.

## 7.3.4.12 Channel Group Delay

Large surge currents may flow through the system if all 24 channels turn on simultaneously. These large current surges could induce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC6C5716-Q1 device implements channel turnon delay for each group to reduce the surge current. The output channels are grouped into four groups.

Group 1: OUTR0, -B0, OUTR4, -B4. Group 2: OUTR1, -B1, OUTR5, -B5. Group 3: OUTR2, -B2, OUTR6, -B6. Group 4: OUTR3, -B3, OUTR7, -B7.

All group 2 channels turn on and off 50 ns later then group 1 channels, all group 3 channels turn on and off 50 ns later than group 2 channels, and all group 4 channels turn on and off 50 ns later than group 3 channels. Figure 1 shows the details.

## 7.4 Device Functional Modes

## 7.4.1 Power Up

To make the device work normally, users must provide two power supples to the TLC6C5716-Q1 device. One is  $V_{CC}$ , 3 V–5.5 V, for device internal logic power; the other is a supply up to 8 V, which is the power supply for the LED loads. To make sure the LED diagnostic features work normally, the LED supply must connect to the SENSE pin directly.

## 7.4.2 Device Initialization

After device power on, users must send the error clear command and global reset command to initialize the device and make sure there are no existing faults in the circuit.

## 7.4.3 Fault Mode

The TLC6C5716-Q1 has full diagnostics features. The device can detect faults and latch the faults into registers. For device faults such as IREF resistor open or short, the device enters a self-protection state, in which it reports the faults and sets the output current to a default value. For the overtemperature fault, the device turns off the output channels and latches the fault into the SID register. Except for these two faults, for all other faults including LED faults, the device only detects and reports the faults, but does not take actions to handle the faults, and the channels keep their configured status. Users must read out faults and decide how to handle the faults.

## 7.4.4 Normal Operation

Users must program the device through the serial interface for normal operation. Users write to the FC-BC-DC registers to set the operation mode and output current, write to the grayscale registers to set the PWM duty cycle for each channel, and read the SID registers to get device fault information.

## 7.5 Programming

## 7.5.1 Register Write and Read

The TLC6C5716-Q1 device is programmable via serial interface. It contains a 288-bit common shift register to shift data from SDI into the device. The register LSB connects to SDI and the MSB connects to SDO. On each SCK rising edge, the data on SDI shifts into the register LSB and all 288-bit data shifts towards the MSB. The data appears on SDO when the 288-bit common shift register overflows.

The TLC6C5716-Q1 data write command contains 288-bit data. According to the following different criteria, there are three types of data write commands: FC-BC-DC write, GS data write, and special commands.

Copyright © 2018, Texas Instruments Incorporated

TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018



## **Programming (continued)**

- When LATCH is high at the 288th SCK rising edge, and the 12 MSBs of the 288-bit data are 0, the 205 LSBs of the 288-bit data shift to the function control (FC), brightness control (BC). and dot correction (DC) registers on the LATCH rising edge, as shown in Figure 2.
- When LATCH is low at the 288th SCK rising edge, all 288-bit data shifts into the grayscale (GS) configuration registers on the LATCH rising edge, as shown in Figure 1.
- When LATCH is high at the 288th SCK rising edge, and the 12 MSBs of the 288-bit data match any of the eight 12-bit command codes, the device executes the corresponding command after the LATCH rising edge, as shown in Special Command Function.

When the device powers on, the default value of the 288-bit common shift register is 0.

|      | MSB                       |                           |                           |                           |                           |                           |           |                         |                         |                         |                         |                         | LSB                     | _                   |
|------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|-----------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|---------------------|
| SDO◀ | Common<br>Data<br>Bit 287 | Common<br>Data<br>Bit 286 | Common<br>Data<br>Bit 285 | Common<br>Data<br>Bit 284 | Common<br>Data<br>Bit 283 | Common<br>Data<br>Bit 283 | <i>,,</i> | Common<br>Data<br>Bit 5 | Common<br>Data<br>Bit 4 | Common<br>Data<br>Bit 3 | Common<br>Data<br>Bit 2 | Common<br>Data<br>Bit 1 | Common<br>Data<br>Bit 0 | <sdi< td=""></sdi<> |

Figure 25. TLC6C5716-Q1 Common Register

## 7.5.1.1 FC-BC-DC Write

The device latches the 205 LSBs of data in the 288-bit common shift register into the FC-BC-DC registers at the rising edge of the latch signal when the 12 MSBs of the 288-bit data are 0.

When the device is powered on, the FC-BC-DC data latch is reset to all 0s. Therefore, data must be written to the 288-bit common shift register and latched into the FC-BC-DC registers before turning on the constant-current outputs. It is better to keep BLANK low to prevent the outputs from turning on.

|      | MSB             |           |                     |                                  |                    |                                  |                             |           |                             |                                 |          |                             |                             |          | LSB                         |      |
|------|-----------------|-----------|---------------------|----------------------------------|--------------------|----------------------------------|-----------------------------|-----------|-----------------------------|---------------------------------|----------|-----------------------------|-----------------------------|----------|-----------------------------|------|
|      | 287 - 276       | 275 - 205 | 204 - 192           | 191 - 184                        | 183 - 176          | 175 - 168                        | 167 - 161                   | 160 - 154 | 153 - 147                   | <br>41 - 35                     | 34 - 28  | 27 -21                      | 20 - 14                     | 13 - 7   | 6 - 0                       | _    |
| SDO◀ | CMD<br>Bit 11-0 | Reserved  | FC Data<br>Bit 12-0 | BC Data<br>OUTB Group<br>Bit 7-0 | Reserved           | BC Data<br>OUTR Group<br>Bit 7-0 | DC Data<br>OUTB7<br>Bit 6-0 | Reserved  | DC Data<br>OUTR7<br>Bit 6-0 | <br>DC Data<br>OUTB1<br>Bit 6-0 | Reserved | DC Data<br>OUTR1<br>Bit 6-0 | DC Data<br>OUTB0<br>Bit 6-0 | Reserved | DC Data<br>OUTR0<br>Bit 6-0 | -SDI |
|      | Command<br>Code | Reserved  | Function<br>Control | G                                | lobal Brightness ( | Control                          | 1                           |           |                             | <br>Dot Corre                   | ction    |                             |                             |          |                             | 1    |

Figure 26. FC-BC-DC Register

## 7.5.1.1.1 FC Data Write

The FC data is 13 bits in length, located from bit 204 to bit 192. See Table 12 for the detailed description. The default value for all FC data is 0, except for the LED\_ERR\_MASK bit which is 1.

| BIT | NAME         | DESCRIPTION                                                                                                                                                                                 |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 204 | LED_ERR_MASK | LOD-LSD failure or PWM error information mask bit<br>0b = Any LOD-LSD failure or PWM error pulls down the ERR pin<br>1b = LOD-LSD failure or PWM error is masked from affecting the ERR pin |
| 203 | SLEW_RATE    | Turnon and turnoff speed configuration bit<br>0b = 200-ns rise and fall times.<br>1b = 100-ns rise and fall times.                                                                          |
| 202 | LOD_VOLATGE  | LED open-detection (LOD) threshold<br>0b = LOD threshold is 0.3 V<br>1b = LOD threshold is 0.5 V                                                                                            |
| 201 | LSD_VOLTAGE  | LED short-detection (LSD) threshold<br>0b = LSD threshold is V <sub>SENSE</sub> - 0.3 V<br>1b = LSD threshold is V <sub>SENSE</sub> - 0.7 V                                                 |
| 200 | APS_CURRENT  | Adjacent-pin short-detection sink current<br>0b = 20-μA APS current<br>1b = 40-μA APS current                                                                                               |
| 199 | APS_TIME     | Adjacent-pin short-detection time<br>0b = 10-µs APS detection time<br>1b = 20-µs APS detection time                                                                                         |

#### Table 12. Function-Control Data-Bit Assignment



## **Programming (continued)**

| BIT     | NAME         | DESCRIPTION                                                                                                          |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------|
| 198–197 | GS_MODE      | Grayscale-counter mode selection.<br>00 or 01b = 12-bit mode<br>10b = 10-bit mode<br>11b = 8-bit mode                |
| 196     | TIMING_RESET | Display-timing reset mode<br>0b = Disabled<br>1b = Enabled                                                           |
| 195     | AUTO_REPEAT  | Auto-display repeat mode<br>0b = Disabled<br>1b = Enabled                                                            |
| 194     | DC_RANGE_B   | Dot-correction adjustment range for the BLUE color output<br>0b = Low range, 0%–66.7%<br>1b = High range, 33.3%–100% |
| 193     | Reserved     | Reserved                                                                                                             |
| 192     | DC_RANGE_R   | Dot-correction adjustment range for the RED color output<br>0b = Low range, 0%-66.7%<br>1b = High range, 33.3%-100%  |

## Table 12. Function-Control Data-Bit Assignment (continued)

The grayscale counter has 12-bit, 10-bit, and 8-bit configurations. Bits 198–197 in the FC register configure the grayscale counter mode.

## Table 13. GS Counter Mode Table

| GRAYSCALE COUNT | ER MODE (GS_MODE) | FUNCTION MODE                                                           |
|-----------------|-------------------|-------------------------------------------------------------------------|
| Bit 198         | Bit 197           |                                                                         |
| 0               | Don't care        | 12-bit counter mode                                                     |
| 1               | 0                 | 10-bit counter mode, the lowest 10 bits of the 12-bit GS data are valid |
| 1               | 1                 | 8-bit counter mode, the lowest 8 bits of the 12-bit GS data are valid   |

## 7.5.1.1.2 BC Data Write

The BC data is 24 bits in length, located from bit 191 to bit 168. The data of the BC data latch are used to adjust the constant-current values for eight channels of constant-current drivers for each color group. The current can be adjusted by a brightness control with 8-bit resolution from 0% to 100% of maximum for each output.

|         | ni or Bata Bit Acolginnonito |
|---------|------------------------------|
| BITS    | BRIGHTNESS CONTROL DATA      |
| 191–184 | OUTB0-OUTB7 group            |
| 183–176 | Reserved                     |
| 175–168 | OUTR0-OUTR7 group            |

## Table 14. Brightness-Control Data-Bit Assignments

#### 7.5.1.1.3 DC Data Write

The DC data is 168 bits in length, which located from bit 167 to bit 0. The TLC6C5716-Q1 device can adjust the output current of each channel using the DC function. Each DC function has two adjustment ranges with 7-bit resolution. Table 15 shows the DC data assignments in the DC registers. The high adjustment range DC can adjust output current from 33.3% to 100% of  $I_{(OUT)max}$ . The low adjustment range DC can configure output current from 0% to 66.7% of  $I_{(OUT)max}$ . The range control bits, which are bits 194–192 in the function control data latch, select the high or low adjustment. Bit 194 controls the OUTB DC range. Bit 192 controls the OUTR DC range. For details, see Table 12.

TLC6C5716-Q1 SLVSEB5A – JULY 2018–REVISED AUGUST 2018

## Texas Instruments

www.ti.com

## Table 15. DC Data Assignments

| BITS    | DATA     | BITS  | DATA     |
|---------|----------|-------|----------|
| 167–161 | OUTB7    | 83–77 | OUTB3    |
| 160–154 | Reserved | 76–70 | Reserved |
| 153–147 | OUTR7    | 69–63 | OUTR3    |
| 146–140 | OUTB6    | 62–56 | OUTB2    |
| 139–133 | Reserved | 55–49 | Reserved |
| 132–126 | OUTR6    | 48–42 | OUTR2    |
| 125–119 | OUTB5    | 41–35 | OUTB1    |
| 118–112 | Reserved | 34–28 | Reserved |
| 111–105 | OUTR5    | 27–21 | OUTR1    |
| 104–98  | OUTB4    | 20–14 | OUTB0    |
| 97–91   | Reserved | 13–7  | Reserved |
| 90–84   | OUTR4    | 6–0   | OUTR0    |

## Table 16. Output Current vs High DC Range

| DC DATA<br>(BINARY) | DC DATA<br>(DECIMAL) | DC DATA (HEX) | BC DATA (HEX) | CURRENT<br>RATIO (%) | CURRENT<br>(I <sub>(OUT)max</sub> = 40<br>mA) | CURRENT<br>(I <sub>(OUT)max</sub> = 2 mA) |
|---------------------|----------------------|---------------|---------------|----------------------|-----------------------------------------------|-------------------------------------------|
| 000 0000            | 0                    | 00            | FF            | 33.3                 | 13.33                                         | 0.67                                      |
| 000 0001            | 1                    | 01            | FF            | 33.9                 | 13.54                                         | 0.68                                      |
| 000 0010            | 2                    | 02            | FF            | 34.4                 | 13.75                                         | 0.69                                      |
|                     |                      |               |               |                      |                                               |                                           |
| 111 1101            | 125                  | 7D            | FF            | 99                   | 39.58                                         | 1.98                                      |
| 111 1110            | 126                  | 7E            | FF            | 99.5                 | 39.79                                         | 1.99                                      |
| 111 1111            | 127                  | 7F            | FF            | 100                  | 40                                            | 2                                         |

## Table 17. Output Current vs Low DC Range

| DC DATA<br>(BINARY) | DC DATA<br>(DECIMAL) | DC DATA (HEX) | BC DATA (HEX) | CURRENT<br>RATIO (%) | CURRENT<br>(I <sub>(OUT)max</sub> = 40<br>mA) | CURRENT<br>(I <sub>(OUT)max</sub> = 2 mA<br>) |
|---------------------|----------------------|---------------|---------------|----------------------|-----------------------------------------------|-----------------------------------------------|
| 000 0000            | 0                    | 00            | FF            | 0                    | 0.                                            | 0                                             |
| 000 0001            | 1                    | 01            | FF            | 0.5                  | 0.21                                          | 0.01                                          |
| 000 0010            | 2                    | 02            | FF            | 1                    | 0.42                                          | 0.02                                          |
|                     |                      |               |               |                      |                                               |                                               |
| 111 1101            | 125                  | 7D            | FF            | 65.6                 | 26.25                                         | 1.31                                          |
| 111 1110            | 126                  | 7E            | FF            | 66.1                 | 26.46                                         | 1.32                                          |
| 111 1111            | 127                  | 7F            | FF            | 66.7                 | 26.67                                         | 1.33                                          |

## Table 18. Output Current vs BC (High DC Range)

| BC DATA<br>(BINARY) | BC DATA<br>(DECIMAL) | BC DATA (HEX) | BC DATA (HEX) | CURRENT<br>RATIO (%) | CURRENT<br>(I <sub>(OUT)max</sub> = 40<br>mA) | CURRENT<br>(I <sub>(OUT)max</sub> = 2 mA<br>) |
|---------------------|----------------------|---------------|---------------|----------------------|-----------------------------------------------|-----------------------------------------------|
| 0000 0000           | 0                    | 00            | 7F            | 0                    | 0                                             | 0                                             |
| 0000 0001           | 1                    | 01            | 7F            | 0.4                  | 0.16                                          | 0.01                                          |
| 0000 0010           | 2                    | 02            | 7F            | 0.8                  | 0.32                                          | 0.02                                          |
|                     |                      |               |               |                      |                                               |                                               |
| 1111 1101           | 253                  | FD            | 7F            | 99.2                 | 39.69                                         | 1.98                                          |
| 1111 1110           | 254                  | FE            | 7F            | 99.6                 | 39.84                                         | 1.99                                          |
| 1111 1111           | 255                  | FF            | 7F            | 100                  | 40                                            | 2                                             |



#### 7.5.1.2 Grayscale Data Write

(4)

The grayscale data is 288 bits long, and contains a 12-bit grayscale value for each output. The grayscale value sets the channel turnon time. Figure 27 shows the GS register configuration. Figure 1 is the GS write timing diagram. Data is latched from the 288-bit common shift register into the GS data latch at the rising edge of the LATCH pin. When data is latched into the GS registers, the new data is immediately available on the constant-current outputs. If the data is latched with BLANK high, the outputs may turn on or off unexpectedly. So users should update the GS data when BLANK is low.

The 12-bit GS function has 4096 brightness steps, from 0% to 99.97% brightness. The GS function is controlled by a 12-bit GS counter. The GS counter increments on each rising edge of the grayscale reference clock GCLK. The falling edge of BLANK resets the GS counter value to 0. The GS counter value stays at 0 while BLANK is low, even if there is a GCLK input. Pulling BLANK high enables the 12-bit GS counter. The first rising edge of a GS clock after BLANK goes high increments the GS counter by one and turns on the outputs. Each additional rising edge increases the GS counter by one. The GS counter monitors the number of clock pulses on the GCLK pin. The output stays on while the counter value is less than or equal to the GS setting value. The output turns off at the rising edge of the GS counter value when the counter is larger than the GS setting value. Table 20 is the on-time duty cycle of each GS data bit when the 12-bit GS counter mode is selected.

When the device is powered up, the 288-bit common shift register and GS data latch are reset to 0.

Equation 4 describes each output on-time.

 $t_{ON} = t_{GCLK} \times GS$ 

where

- $t_{GCLK}$  is the GS clock period
- GS is the programmed grayscale value for each output.

Equation 5 shows the duty-cycle calculation equation.

| $Dutycycle = \frac{GS}{4096}$ |                              |           |                              |                              |           |                              |  |                              |          |                              |                              | (5)      |                              |                     |
|-------------------------------|------------------------------|-----------|------------------------------|------------------------------|-----------|------------------------------|--|------------------------------|----------|------------------------------|------------------------------|----------|------------------------------|---------------------|
|                               | MSB                          |           |                              |                              |           |                              |  |                              |          |                              |                              |          | LSB                          |                     |
|                               | 287 - 276                    | 275 - 264 | 264 - 253                    | 252 - 241                    | 240 - 239 | 238 - 227                    |  | 71 - 60                      | 59 - 48  | 47 - 36                      | 35 - 24                      | 23 - 12  | 11 - 0                       |                     |
| SDO◀──                        | GS Data<br>OUTB7<br>Bit 11-0 | Reserved  | GS Data<br>OUTR7<br>Bit 11-0 | GS Data<br>OUTB6<br>Bit 11-0 | Reserved  | GS Data<br>OUTR6<br>Bit 11-0 |  | GS Data<br>OUTB1<br>Bit 11-0 | Reserved | GS Data<br>OUTR1<br>Bit 11-0 | GS Data<br>OUTB0<br>Bit 11-0 | Reserved | GS Data<br>OUTR0<br>Bit 11-0 | <sdi< td=""></sdi<> |

## Figure 27. TLC6C5716-Q1 Grayscale Register

Once the GS data is latched into the GS registers at the rising edge of the LATCH signal, the FC-BC-DC data latch shifts into the lowest 205 bits of the common shift register. So, the FC-BC-DC data can be read out from SDO in GS write. This FC-BC-DC read function can also be realized by the read FC-BC-DC command, see FC-BC-DC Read and Figure 8 for the timing diagram.

| Table 19. | Grayscale | Data Bit | Assignments |
|-----------|-----------|----------|-------------|
|-----------|-----------|----------|-------------|

| BITS    | DATA     | BITS    | DATA     |
|---------|----------|---------|----------|
| 287–276 | OUTB7    | 143–132 | OUTB3    |
| 275–264 | Reserved | 131–120 | Reserved |
| 263–252 | OUTR7    | 119–108 | OUTR3    |
| 251–240 | OUTB6    | 107–96  | OUTB2    |
| 239–228 | Reserved | 95–84   | Reserved |
| 227–216 | OUTR6    | 83–72   | OUTR2    |
| 215–204 | OUTB5    | 71–60   | OUTB1    |
| 203–192 | Reserved | 59–48   | Reserved |
| 191–180 | OUTR5    | 47–36   | OUTR1    |
| 179–168 | OUTB4    | 35–24   | OUTB0    |
| 167–156 | Reserved | 35–24   | Reserved |
| 155–144 | OUTR4    | 11–0    | OUTR0    |

Copyright © 2018, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

www.ti.com

| GS DATA (BINARY) | GS DATA (DECIMAL) | GS DATA (HEX) | DUTY CYCLE (%) | ON-TIME BASED ON 33-<br>MHz GS CLOCK (ns) |
|------------------|-------------------|---------------|----------------|-------------------------------------------|
| 0000 0000 0000   | 0                 | 000           | 0              | 0                                         |
| 0000 0000 0001   | 1                 | 001           | 0.02           | 30                                        |
| 0000 0000 0010   | 2                 | 002           | 0.05           | 61                                        |
|                  |                   |               |                |                                           |
| 0111 1111 1111   | 2047              | 7FF           | 49.97          | 62 030                                    |
| 1000 0000 0000   | 2048              | 800           | 50.00          | 62 061                                    |
| 1000 0000 0001   | 2049              | 801           | 50.02          | 62 091                                    |
|                  |                   |               |                |                                           |
| 1111 1111 1101   | 4093              | FFD           | 99.93          | 124 030                                   |
| 1111 1111 1110   | 4094              | FFE           | 99.95          | 124 061                                   |
| 1111 1111 1111   | 4095              | FFF           | 99.98          | 124 091                                   |

## Table 20. GS Data vs Output On Time

#### 7.5.1.3 Special Command Function

There are eight special command codes defined in the TLC6C5716-Q1 device, shown in Table 21. To input the command, the level of LATCH at the last SCK before the LATCH rising edge must be high, and the highest 12 bits should be one of the below 8 command codes. In this condition, the device ignores other bits and no data are latched into FC-BC-DC registers. Normally users can write other bits to 0 in the special command. The corresponding command function executes after the rising edge of LATCH signal.

If no special command code is identified, the command is a NULL command and no special command is executed. The command is the same as the FC-BC-DC write function.

| COMMAND           | COMMAND CODE                             | FUNCTION                                                                                                                                                                                                                                                                          |
|-------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GS read           | 5AFh (0101 1010 1111b)                   | Load GS data into common register.                                                                                                                                                                                                                                                |
| SID read          | 5A3h (0101 1010 0011b)                   | Load SID data into common register.                                                                                                                                                                                                                                               |
| FC-BC-DC read     | 5ACh (0101 1010 1100b)                   | Load FC-BC-DC data into common register. This reading function can also be achieved by GS data write.                                                                                                                                                                             |
| APS check         | 53Ah (0101 0011 1010b)                   | Adjacent pin short detection, APS test starts at the rising edge of Latch signal, then set APS register(24bits) and APS_Flag in SID register according to the test result. Keep all channels off during this test.                                                                |
| LOD_LSD self-test | 535h (0101 0011 0101b)                   | LOD-LSD detector circuit self test and set LOD_LSD_FLAG in SID register according to the test result.                                                                                                                                                                             |
| Negate bit toggle | 55Ah (0101 0101 1010b)                   | Toggle Negate Bit. When Negate Bit = 0, the 48 bits LOD-LSD detector output data will be latched into LOD1-LSD1 and LOD2-LSD2 register without invert. When Negate Bit =1, the 48 bits LOD-LSD detector output data will invert, and latch into LOD1-LSD1 and LOD2-LSD2 register. |
| ERROR clear       | A53h (1010 0101 0011b)                   | Load SID data into common register, and then reset the Error status register and APS register to 0.                                                                                                                                                                               |
| GLOBAL reset      | A5Ch (1010 0101 1100b)                   | All internal registers are reset. The command has the same function as power on reset.                                                                                                                                                                                            |
| NULL              | Different from any of the above commands | The same function as FC-BC-DC write.                                                                                                                                                                                                                                              |

#### Table 21. Special Command Codes

#### 7.5.1.3.1 GS Read

The GS read command loads the 288-bit GS data into the common register. By applying 288 SCK clocks, the GS data shifts out from SDO pin. For details, see Figure 3.

#### 7.5.1.3.2 FC-BC-DC Read

There are two ways to read the FC-BC-DC data latch.



One way is latching data into the GS data latch. After the GS write finishes, the FC-BC-DC data latches into the lowest 205 bits of the common shift register.

Another way is using the FC-BC-DC read command. After the FC-BC-DC read command finishes, the FC-BC-DC data latches into the lowest 205 bits of the common shift register.

By applying 288 SCK clocks, the FC-BC-DC data shifts out from the SDO pin. For details, see Figure 8

#### 7.5.1.3.3 Status Information Data Read

Status information data (SID) is 132 bits long and contains device status information and LED fault information. Table 22 describes the bit mapping when the SID data loads into the common shift register.

Bits 287–240 are the LED-open information for the output channels, bits 203–144 are the LED-short information for the output channels, bits 239–216 are the adjacent-pin-short information for the output channels, bits 215–206 are the error status registers, bits 205–204 are the negate bits, and the others are reserved registers.

After power on, all error status registers are set to 0. If any one of the error-status-register flags (bits 215-206) asserts, the registers latch the faults until a reset error command is executed to clear the faults. But the LOD\_LSD data continues to update every PWM cycle.

| BITS OF COMMON<br>SHIFT REGISTER | DESCRIPTION                                                                                           |  |  |  |  |  |
|----------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 287–280                          | LOD2 data for OUTB7–OUTB0                                                                             |  |  |  |  |  |
| 279–272                          | Reserved                                                                                              |  |  |  |  |  |
| 271–264                          | LOD2 data for OUTR7–OUTR0                                                                             |  |  |  |  |  |
| 263–256                          | LOD1 data for OUTB7–OUTB0                                                                             |  |  |  |  |  |
| 255–248                          | Reserved                                                                                              |  |  |  |  |  |
| 247–240                          | LOD1 data for OUTR7–OUTR0                                                                             |  |  |  |  |  |
| 239–232                          | APS data for OUTB7–OUTB0                                                                              |  |  |  |  |  |
| 231–224                          | APS data for NU pins [pin 7, pin 10, pin 13, pin 16, pin 23, pin 26, pin 29, pin 32]                  |  |  |  |  |  |
| 223–216                          | APS data for OUTR7–OUTR0                                                                              |  |  |  |  |  |
| 215                              | Thermal error flag (TEF). 0b = Normal temperature condition, 1b = High-temperature condition.         |  |  |  |  |  |
| 214                              | Pre-thermal warning (PTW). 0b = No pre-thermal warning, 1b = Pre-thermal threshold triggered.         |  |  |  |  |  |
| 213–211                          | Adjacent-pin short-check result (APS_FLAG). 011b: pass, 110b: fail.                                   |  |  |  |  |  |
| 210                              | IREF-resistor short flag (ISF). 0b = IREF resistor is not shorted, 1b = IREF resistor short detected. |  |  |  |  |  |
| 209                              | IREF-resistor open flag (IOF). 0b = IREF Resistor is not open, 1b = IREF resistor open detected.      |  |  |  |  |  |
| 208–206                          | LOD-LSD detection circuit self-test result (LOD_LSD_FLAG). 011b: pass, 110b: fail.                    |  |  |  |  |  |
| 205                              | Negate bit for LOD1-LSD1 register (NEG1)                                                              |  |  |  |  |  |
| 204                              | Negate bit for LOD2-LSD2 register (NEG2)                                                              |  |  |  |  |  |
| 203–192                          | Reserved                                                                                              |  |  |  |  |  |
| 191–184                          | LSD2 data for OUTB7–OUTB0                                                                             |  |  |  |  |  |
| 183–176                          | Reserved                                                                                              |  |  |  |  |  |
| 175–168                          | LSD2 data for OUTR7–OUTR0                                                                             |  |  |  |  |  |
| 167–160                          | LSD1 data for OUTB7–OUTB0                                                                             |  |  |  |  |  |
| 159–152                          | Reserved                                                                                              |  |  |  |  |  |
| 151–144                          | LSD1 data for OUTR7–OUTR0                                                                             |  |  |  |  |  |
| 143–0                            | Reserved                                                                                              |  |  |  |  |  |

#### Table 22. SID Register

## 7.6 Register Maps

The TLC6C5716-Q1 register map includes three sections: GS registers, FC\_BC\_DC registers, and SID registers. Users can write to the GS registers and FC\_BC\_DC registers through the serial interface. Status information can be read out though the serial interface.

Copyright © 2018, Texas Instruments Incorporated



#### **Register Maps (continued)**

## 7.6.1 GRAYSCALE Registers

Table 23 lists the memory-mapped registers for the GRAYSCALE. All register offset addresses not listed in Table 23 should be considered as reserved locations and the register contents should not be modified.

Grayscale Register

## Table 23. GRAYSCALE Registers

| Offset | Acronym | Register Name    | Section |
|--------|---------|------------------|---------|
| 0h     | OUTn_GS | OUTn_GS Register | Go      |

Complex bit access types are encoded to fit into small table cells. Table 24 shows the codes that are used for access types in this section.

| n                |                        |                                        |  |  |  |  |
|------------------|------------------------|----------------------------------------|--|--|--|--|
| Access Type      | Code                   | Description                            |  |  |  |  |
| Read Type        |                        |                                        |  |  |  |  |
| R                | R                      | Read                                   |  |  |  |  |
| Write Type       |                        |                                        |  |  |  |  |
| W                | W                      | Write                                  |  |  |  |  |
| Reset or Default | Reset or Default Value |                                        |  |  |  |  |
| -n               |                        | Value after reset or the default value |  |  |  |  |

## Table 24. GRAYSCALE Access Type Codes

## 7.6.1.1 OUTn\_GS Register (Offset = 0h)

OUTn\_GS is shown in Figure 28 and described in Table 25.

Return to Summary Table.

OUTn Grayscale Register

## Figure 28. OUTn\_GS Register

| 287    | 286    | 285 | 284 | 283 | 282  | 281  | 280 | 279 | 278 | 287 | 286 |
|--------|--------|-----|-----|-----|------|------|-----|-----|-----|-----|-----|
|        |        |     |     |     | OUTB | 7_GS |     |     |     |     |     |
|        | R/W-0h |     |     |     |      |      |     |     |     |     |     |
| 275    | 274    | 273 | 272 | 271 | 270  | 269  | 268 | 267 | 266 | 265 | 264 |
|        |        |     |     |     | RESE | RVED |     |     |     |     |     |
|        |        |     |     |     | R/W  | /-0h |     |     |     |     |     |
| 263    | 262    | 261 | 260 | 259 | 258  | 257  | 256 | 255 | 254 | 253 | 252 |
|        |        |     |     |     | OUTR | 7_GS |     |     |     |     |     |
| R/W-0h |        |     |     |     |      |      |     |     |     |     |     |
| 251    | 250    | 249 | 248 | 247 | 246  | 245  | 244 | 243 | 242 | 241 | 240 |
|        |        |     |     |     | OUTB | 6_GS |     |     |     |     |     |
|        |        |     |     |     | R/W  | /-0h |     |     |     |     |     |
| 239    | 238    | 237 | 236 | 235 | 234  | 233  | 232 | 231 | 230 | 229 | 228 |
|        |        |     |     |     | RESE | RVED |     |     |     |     |     |
|        |        |     |     |     | R/W  | /-0h |     |     |     |     |     |
| 227    | 226    | 225 | 224 | 223 | 222  | 221  | 220 | 219 | 218 | 217 | 216 |
|        |        |     |     |     | OUTR | 6_GS |     |     |     |     |     |
|        |        |     |     |     | R/W  | /-0h |     |     |     |     |     |
| 215    | 214    | 213 | 212 | 211 | 210  | 209  | 208 | 207 | 206 | 205 | 204 |
|        |        |     |     |     | OUTB | 5_GS |     |     |     |     |     |
|        |        |     |     |     | R/W  | /-0h |     |     |     |     |     |



## TLC6C5716-Q1

SLVSEB5A - JULY 2018-REVISED AUGUST 2018

| www.ti.com |
|------------|
|------------|

| 203    | 202 | 201 | 200 | 199 | 198         | 197      | 196  | 195        | 194 | 193 | 192 |
|--------|-----|-----|-----|-----|-------------|----------|------|------------|-----|-----|-----|
| 200    | 202 | 201 | 200 | 100 | RESE        |          | 100  | 100        | 104 | 100 | 102 |
| R/W-0b |     |     |     |     |             |          |      |            |     |     |     |
| 404    | 400 | 400 | 100 | 407 | 100         | 105      | 10.1 | 400        | 100 | 101 | 100 |
| 191    | 190 | 189 | 188 | 187 | 186         | 185      | 184  | 183        | 182 | 181 | 180 |
|        |     |     |     |     |             |          |      |            |     |     |     |
|        |     |     |     |     | K/V         | v-on     |      |            |     |     |     |
| 179    | 178 | 177 | 176 | 175 | 174         | 173      | 172  | 171        | 170 | 169 | 168 |
|        |     |     |     |     | OUTE        | 34_GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 167    | 166 | 165 | 164 | 163 | 162         | 161      | 160  | 159        | 158 | 157 | 156 |
|        |     |     |     |     | RESE        | RVED     |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 155    | 154 | 153 | 152 | 151 | 150         | 149      | 148  | 147        | 146 | 145 | 144 |
|        |     |     |     |     | OUTF        | R4_GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 143    | 142 | 141 | 140 | 139 | 138         | 137      | 136  | 135        | 134 | 133 | 132 |
|        |     |     |     |     | OUTF        | 33 GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 121    | 120 | 120 | 100 | 107 | 106         | 105      | 104  | 100        | 100 | 101 | 120 |
| 131    | 130 | 129 | 120 | 127 | IZ0<br>DECE |          | 124  | 125        | 122 | 121 | 120 |
|        |     |     |     |     |             | V-0h     |      |            |     |     |     |
|        |     |     |     |     | N/ V        | V-011    |      |            |     |     |     |
| 119    | 118 | 117 | 116 | 115 | 114         | 113      | 112  | 111        | 110 | 109 | 108 |
|        |     |     |     |     | OUTF        | R3_GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 107    | 106 | 105 | 104 | 103 | 102         | 101      | 100  | 99         | 98  | 97  | 96  |
|        |     |     |     |     | OUTE        | 32_GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 95     | 94  | 93  | 92  | 91  | 90          | 89       | 88   | 87         | 86  | 85  | 84  |
|        |     |     |     |     | RESE        | RVED     |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 83     | 82  | 81  | 80  | 79  | 78          | 77       | 76   | 75         | 74  | 73  | 72  |
|        |     |     |     | -   | OUTF        | R2 GS    | -    | -          |     | -   |     |
|        |     |     |     |     | R/V         | <br>V-0h |      |            |     |     |     |
| 71     | 70  | 60  | 68  | 67  | 66          | 65       | 64   | 63         | 62  | 61  | 60  |
| 71     | 70  | 03  | 00  | 07  |             | 21 69    | 04   | 00         | 02  | 01  | 00  |
|        |     |     |     |     | R/M         | V-0h     |      |            |     |     |     |
| 50     | 50  |     | 50  |     |             |          | 50   | <b>F</b> 4 | 50  | 40  | 40  |
| 59     | 58  | 57  | 56  | 55  | 54          | 53       | 52   | 51         | 50  | 49  | 48  |
|        |     |     |     |     | RESE        |          |      |            |     |     |     |
|        |     |     |     |     | K/V         | v-UN     |      |            |     |     |     |
| 47     | 46  | 45  | 44  | 43  | 42          | 41       | 40   | 39         | 38  | 37  | 36  |
|        |     |     |     |     | OUTF        | R1_GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 35     | 34  | 33  | 32  | 31  | 30          | 29       | 28   | 27         | 26  | 25  | 24  |
|        |     |     |     |     | OUTE        | 30_GS    |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 23     | 22  | 21  | 20  | 19  | 18          | 17       | 16   | 15         | 14  | 13  | 12  |
|        |     |     |     |     | RESE        | RVED     |      |            |     |     |     |
|        |     |     |     |     | R/V         | V-0h     |      |            |     |     |     |
| 11     | 10  | 9   | 8   | 7   | 6           | 5        | 4    | 3          | 2   | 1   | 0   |
|        |     |     |     |     | OUTE        | RO GS    |      |            |     |     |     |
|        |     |     |     |     | R/M         | V-0h     |      |            |     |     |     |
| L      |     |     |     |     | 1.7.1       |          |      |            |     |     |     |

Copyright © 2018, Texas Instruments Incorporated

Product Folder Links: TLC6C5716-Q1

| Ų | Texas<br>Instruments |
|---|----------------------|
|---|----------------------|

| Bit     | Field          | Туре | Default | Description                  |
|---------|----------------|------|---------|------------------------------|
| 287–276 | OUTB7_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB7 |
| 275–264 | RESERVED       | R/W  | 0h      | Reserved                     |
| 263–252 | OUTR7_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR7 |
| 251–240 | OUTB6_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB6 |
| 239–228 | RESERVED       | R/W  | 0h      | Reserved                     |
| 227–216 | OUTR6_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR6 |
| 215–204 | OUTB5_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB5 |
| 203–192 | RESERVED       | R/W  | 0h      | Reserved                     |
| 191–180 | OUTR5_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR5 |
| 179–168 | OUTB4_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB4 |
| 167–156 | RESERVED       | R/W  | 0h      | Reserved                     |
| 155–144 | OUTR4_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR4 |
| 143–132 | OUTB3_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB3 |
| 131–120 | RESERVED       | R/W  | 0h      | Reserved                     |
| 119–108 | OUTR3_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR3 |
| 107–96  | OUTB2_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB2 |
| 95–84   | RESERVED       | R/W  | 0h      | Reserved                     |
| 83–72   | OUTR2_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR2 |
| 71–60   | OUTB1_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB1 |
| 59–48   | RESERVED       | R/W  | 0h      | Reserved                     |
| 47–36   | OUTR1_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR1 |
| 35–24   | OUTB0_GS[11:0] | R/W  | 0h      | Grayscale register for OUTB0 |
| 23–12   | RESERVED       | R/W  | 0h      | Reserved                     |
| 11–0    | OUTR0_GS[11:0] | R/W  | 0h      | Grayscale register for OUTR0 |

## Table 25. OUTn\_GS Register Field Descriptions

## 7.6.2 FC-BC-DC Registers

 Table 26 lists the memory-mapped registers for the CONFIGURATION. All register offset addresses not listed in

 Table 26 should be considered as reserved locations and the register contents should not be modified.

**Configuration Register** 

## Table 26. FC-BC-DC Registers

| Offset | Acronym | Register Name          | Section |
|--------|---------|------------------------|---------|
| 1h     | Config  | Configuration Register | Go      |

Complex bit access types are encoded to fit into small table cells. Table 27 shows the codes that are used for access types in this section.

## Table 27. FC-BC-DC Access Type Codes

| Access Type      | Code  | Description                            |  |  |  |  |  |  |  |  |
|------------------|-------|----------------------------------------|--|--|--|--|--|--|--|--|
| Read Type        |       |                                        |  |  |  |  |  |  |  |  |
| R                | R     | Read                                   |  |  |  |  |  |  |  |  |
| Write Type       |       |                                        |  |  |  |  |  |  |  |  |
| W                | W     | Write                                  |  |  |  |  |  |  |  |  |
| Reset or Default | Value |                                        |  |  |  |  |  |  |  |  |
| -n               |       | Value after reset or the default value |  |  |  |  |  |  |  |  |

## 7.6.2.1 FC-BC-DC Register (Offset = 1h)

FC-BC-DC is shown in Figure 29 and described in Table 28.

Return to Summary Table.

FC-BC-DC Register

## Figure 29. FC-BC-DC Register

| 287    | 286      | 285  | 284   | 283  | 282  | 281   | 280    | 279   | 278    | 277     | 276     | 275  | 274         | 273    | 272           |  |  |  |
|--------|----------|------|-------|------|------|-------|--------|-------|--------|---------|---------|------|-------------|--------|---------------|--|--|--|
|        |          |      |       |      | CI   | ИD    |        |       |        |         |         |      | RESE        | RVED   |               |  |  |  |
|        |          |      |       |      | R/V  | V-0h  |        |       |        |         |         |      | R/V         | V-0h   |               |  |  |  |
| 271    | 270      | 269  | 268   | 267  | 266  | 265   | 264    | 263   | 262    | 261     | 260     | 259  | 258         | 257    | 256           |  |  |  |
|        |          |      |       |      |      |       | RESE   | RVED  |        |         |         |      |             |        |               |  |  |  |
|        |          |      |       |      |      |       | R/V    | V-0h  |        |         |         |      |             |        |               |  |  |  |
| 255    | 254      | 253  | 252   | 251  | 250  | 249   | 248    | 247   | 246    | 245     | 244     | 243  | 242         | 241    | 240           |  |  |  |
|        | RESERVED |      |       |      |      |       |        |       |        |         |         |      |             |        |               |  |  |  |
|        |          |      |       |      |      |       | R/V    | V-0h  |        |         |         |      |             |        |               |  |  |  |
| 239    | 238      | 237  | 236   | 235  | 234  | 233   | 232    | 231   | 230    | 229     | 228     | 227  | 226         | 225    | 224           |  |  |  |
|        | RESERVED |      |       |      |      |       |        |       |        |         |         |      |             |        |               |  |  |  |
|        | R/W-0h   |      |       |      |      |       |        |       |        |         |         |      |             |        |               |  |  |  |
| 223    | 222      | 221  | 220   | 219  | 218  | 217   | 216    | 215   | 214    | 213     | 212     | 211  | 210         | 209    | 208           |  |  |  |
|        |          |      |       |      |      |       | RESE   | RVED  |        |         |         |      |             |        |               |  |  |  |
| R/W-0h |          |      |       |      |      |       |        |       |        |         |         |      |             |        |               |  |  |  |
| 207    | 206      | 205  | 204   | 203  | 202  | 201   | 200    | 199   | 198    | 197     | 196     | 195  | 194         | 193    | 192           |  |  |  |
| F      | RESERVE  | D    | LED_E | SLEW | LOD_ | LSD_V | APS_   | APS_T | GS_I   | NODE    | TIMIN   | AUTO | DC_R        | RESE   | DC_R          |  |  |  |
|        |          |      | RR_M  |      |      | OLTA  |        | IME   |        |         | G_RE    | _REP | ANGE        | RVED   | ANGE          |  |  |  |
|        | R/W-0h   |      | R/M-  | R/M- | R/W- | R/M-  | R/M-   | R/W-  | R//    | V-0h    | R/M-    | R/M- | _D<br>R///- | R/M-   | R/M-          |  |  |  |
|        |          |      | 1h    | Oh   | Oh   | Oh    | Oh     | 0h    | 101    | R/W-011 |         | Oh   | Oh          | Oh     | Oh            |  |  |  |
| 191    | 190      | 189  | 188   | 187  | 186  | 185   | 184    | 183   | 182    | 181     | 180     | 179  | 178         | 177    | 176           |  |  |  |
|        |          |      | OUT   | B_BC |      |       |        |       |        |         | RESE    | RVED |             |        |               |  |  |  |
|        |          |      | R/W   | /-0h |      |       |        |       |        |         | R/W     | /-0h |             |        |               |  |  |  |
| 175    | 174      | 173  | 172   | 171  | 170  | 169   | 168    | 167   | 166    | 165     | 164     | 163  | 162         | 161    | 160           |  |  |  |
|        |          |      | OUT   | R_BC |      |       |        |       |        | C       | DUTB7_D | С    |             |        | $\rightarrow$ |  |  |  |
|        |          |      | R/W   | /-0h |      |       |        |       |        |         | R/W-0h  |      |             |        | $\rightarrow$ |  |  |  |
| 159    | 158      | 157  | 156   | 155  | 154  | 153   | 152    | 151   | 150    | 149     | 148     | 147  | 146         | 145    | 144           |  |  |  |
| ←      |          | RESE | RVED  |      |      |       |        | 0     | UTR7_C | C       |         |      | OUTB6_DC    |        |               |  |  |  |
| ←      |          | R/V  | V-0h  |      |      |       |        |       | R/W-0h |         |         |      |             | R/W-0h |               |  |  |  |
| 143    | 142      | 141  | 140   | 139  | 138  | 137   | 136    | 135   | 134    | 133     | 132     | 131  | 130         | 129    | 128           |  |  |  |
|        | OUTB     | 6_DC |       |      |      | R     | ESERVE | D     |        |         |         | С    | UTR6_D      | C      |               |  |  |  |
|        | R/W      | ′-0h |       |      |      |       | R/W-0h |       |        |         |         |      | R/W-0h      | R/W-0h |               |  |  |  |

## TLC6C5716-Q1

SLVSEB5A-JULY 2018-REVISED AUGUST 2018

| 127    | 126      | 125                      | 124    | 123     | 122    | 121 | 120    | 119      | 118        | 117    | 116    | 115    | 114    | 113    | 112           |  |
|--------|----------|--------------------------|--------|---------|--------|-----|--------|----------|------------|--------|--------|--------|--------|--------|---------------|--|
| OUTF   | 6_DC     |                          |        | 0       | UTB5_D | C   |        |          |            |        | R      | ESERVE | D      |        |               |  |
| R/V    | √-0h     |                          |        |         | R/W-0h |     |        |          |            |        |        | R/W-0h |        |        |               |  |
| 111    | 110      | 109                      | 108    | 107     | 106    | 105 | 104    | 103      | 102        | 101    | 100    | 99     | 98     | 97     | 96            |  |
|        |          | 0                        | UTR5_C | C       |        |     |        |          | 0          | UTB4_D | С      |        |        | RESE   | RESERVED      |  |
|        |          |                          | R/W-0h |         |        |     |        |          |            | R/W-0h |        |        |        | R/W    | /-0h          |  |
| 95     | 94       | 93                       | 92     | 91      | 90     | 89  | 88     | 87       | 86         | 85     | 84     | 83     | 82     | 81     | 80            |  |
|        | R        | RESERVED OL              |        |         |        |     |        |          | С          |        |        |        | OUTE   | 3_DC   |               |  |
|        | R/W-0h F |                          |        |         |        |     | R/W-0h |          |            |        |        | R/W    | /-0h   |        |               |  |
| 79     | 78       | 77                       | 76     | 75      | 74     | 73  | 72     | 71       | 70         | 69     | 68     | 67     | 66     | 65     | 64            |  |
| С      | UTB3_D   | Image: TB3_DC   RESERVED |        |         |        |     |        |          |            |        |        | OUTR   | 3_DC   |        | $\rightarrow$ |  |
|        | R/W-0h   | -0h R/W-0h               |        |         |        |     |        |          |            |        |        | R/W    | ′-0h   |        | $\rightarrow$ |  |
| 63     | 62       | 61                       | 60     | 59      | 58     | 57  | 56     | 55       | 54         | 53     | 52     | 51     | 50     | 49     | 48            |  |
| ←      |          |                          | C      | DUTB2_D | С      |     |        |          |            | R      | ESERVE | D      |        |        | $\rightarrow$ |  |
| ←      |          |                          |        | R/W-0h  |        |     |        |          |            |        | R/W-0h |        |        |        | $\rightarrow$ |  |
| 47     | 46       | 45                       | 44     | 43      | 42     | 41  | 40     | 39       | 38         | 37     | 36     | 35     | 34     | 33     | 32            |  |
| ←      |          | OUTR                     | 2_DC   |         |        |     |        | 0        | UTB1_D     | С      |        |        | R      | ESERVE | D             |  |
| ←      |          | R/W                      | ′-0h   |         |        |     |        |          | R/W-0h     |        |        |        |        | R/W-0h |               |  |
| 31     | 30       | 29                       | 28     | 27      | 26     | 25  | 24     | 23       | 22         | 21     | 20     | 19     | 18     | 17     | 16            |  |
|        | RESE     | RVED                     |        |         |        | 0   | UTR1_D | С        |            |        |        | 0      | UTB0_D | С      |               |  |
| R/W-0h |          |                          |        |         |        |     | R/W-0h |          | <br>R/W-0h |        |        |        |        |        |               |  |
| 15     | 14       | 13                       | 12     | 11      | 10     | 9   | 8      | 7        | 6          | 5      | 4      | 3      | 2      | 1      | 0             |  |
| OUTE   | 30_DC    |                          |        | R       | ESERVE | D   |        | OUTR0_DC |            |        |        |        |        |        |               |  |
| R/V    | √-0h     |                          |        |         | R/W-0h |     |        |          |            |        |        | R/W-0h |        |        |               |  |

## Table 28. FC-BC-DC Register Field Descriptions

| Bit            | Field              | Туре         | Default | Description                                                                                                                                                                    |
|----------------|--------------------|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit<br>287–276 | Field<br>CMD[11:0] | Type<br>R/W  | Oh      | DescriptionCommand function25Ch = Global reset535h = LOD_LSD self-test53Ah = APS check55Ah = NEG-BIT toggle5A3h = SID read5ACh = FC_BC_DC read5AFh = GS readA53h = ERROR clear |
|                |                    | <b>D</b> 444 |         | All other values = NULL                                                                                                                                                        |
| 275–205        | RESERVED           | R/W          | 0h      | Reserved                                                                                                                                                                       |
| 204            | LED_ERR_MASK       | R/W          | 1h      | LED error mask<br>0h = Unmask LED error<br>1h = Mask LED error                                                                                                                 |
| 203            | SLEW_RATE          | R/W          | Oh      | Output slew-rate<br>0h = 100 ns<br>1h = 200 ns                                                                                                                                 |
| 202            | LOD_VOLTAGE        | R/W          | Oh      | LED-open detection voltage<br>0h = 0.3 V<br>1h = 0.5 V                                                                                                                         |
| 201            | LSD_VOLTAGE        | R/W          | Oh      | LED-short detection voltage<br>$0h = V_{VSENSE} - 0.3 V$<br>$1h = V_{VSENSE} - 0.7 V$                                                                                          |

TEXAS INSTRUMENTS

www.ti.com



| Bit     | Field         | Туре | Default | Description                                                                                                     |
|---------|---------------|------|---------|-----------------------------------------------------------------------------------------------------------------|
| 200     | APS_CURRENT   | R/W  | Oh      | Adjacent-pin short-detection sink current<br>$0h = 20 \ \mu A$<br>$1h = 40 \ \mu A$                             |
| 199     | APS_TIME      | R/W  | Oh      | Adjacent-pin short-detection time<br>$0h = 10 \ \mu s$<br>$1h = 20 \ \mu s$                                     |
| 198–197 | GS_MODE[1:0]  | R/W  | Oh      | Grayscale counter mode<br>Oh or 1h = 12-bit counter mode<br>2h = 10-bit counter mode<br>3h = 8-bit counter mode |
| 196     | TIMING_RESET  | R/W  | Oh      | Display timing reset<br>0h = Disabled<br>1h = Enabled                                                           |
| 195     | AUTO_REPEAT   | R/W  | 0h      | Auto repeat<br>0h = Disabled<br>1h = Enabled                                                                    |
| 194     | DC_RANGE_B    | R/W  | Oh      | Dot correction range for OUTB group<br>0h = Low range<br>1h = High range                                        |
| 193     | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 192     | DC_RANGE_R    | R/W  | Oh      | Dot correction range for OUTR group<br>0h = Low range<br>1h = High range                                        |
| 191–184 | OUTB_BC[7:0]  | R/W  | 0h      | Brightness control for OUTB group                                                                               |
| 183–176 | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 175–168 | OUTR_BC[7:0]  | R/W  | 0h      | Brightness control for OUTR group                                                                               |
| 167–161 | OUTB7_DC[6:0] | R/W  | 0h      | Dot correction for OUTB7                                                                                        |
| 160–154 | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 153–147 | OUTR7_DC[6:0] | R/W  | 0h      | Dot correction for OUTR7                                                                                        |
| 146–140 | OUTB6_DC[6:0] | R/W  | 0h      | Dot correction for OUTB6                                                                                        |
| 139–133 | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 132–126 | OUTR6_DC[6:0] | R/W  | 0h      | Dot correction for OUTR6                                                                                        |
| 125–119 | OUTB5_DC[6:0] | R/W  | 0h      | Dot correction for OUTB5                                                                                        |
| 118–112 | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 111–105 | OUTR5_DC[6:0] | R/W  | 0h      | Dot correction for OUTR5                                                                                        |
| 104–98  | OUTB4_DC[6:0] | R/W  | 0h      | Dot correction for OUTB4                                                                                        |
| 97–91   | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 90–84   | OUTR4_DC[6:0] | R/W  | 0h      | Dot correction for OUTR4                                                                                        |
| 83–77   | OUTB3_DC[6:0] | R/W  | 0h      | Dot correction for OUTB3                                                                                        |
| 76–70   | RESERVED      | R/W  | 0h      | Reserved                                                                                                        |
| 69–63   | OUTR3_DC[6:0] | R/W  | 0h      | Dot correction for OUTR3                                                                                        |
| 62–56   | OUTB2_DC[6:0] | R/W  | 0h      | Dot correction for OUTB2                                                                                        |

Copyright © 2018, Texas Instruments Incorporated

Downloaded From Oneyac.com

NSTRUMENTS

www.ti.com

EXAS

| Bit   | Field         | Туре | Default | Description              |
|-------|---------------|------|---------|--------------------------|
| 55–49 | RESERVED      | R/W  | 0h      | Reserved                 |
| 48–42 | OUTR2_DC[6:0] | R/W  | 0h      | Dot correction for OUTR2 |
| 41–35 | OUTB1_DC[6:0] | R/W  | 0h      | Dot correction for OUTB1 |
| 34–28 | RESERVED      | R/W  | 0h      | Reserved                 |
| 27–21 | OUTR1_DC[6:0] | R/W  | 0h      | Dot correction for OUTR1 |
| 20–14 | OUTB0_DC[6:0] | R/W  | 0h      | Dot correction for OUTB0 |
| 13–7  | RESERVED      | R/W  | 0h      | Reserved                 |
| 6–0   | OUTR0_DC[6:0] | R/W  | 0h      | Dot correction for OUTR0 |

## Table 28. FC-BC-DC Register Field Descriptions (continued)

## 7.6.3 SID Registers

Table 29 lists the memory-mapped registers for the SID. All register offset addresses not listed in Table 29 should be considered as reserved locations and the register contents should not be modified.

SID Register

#### Table 29. SID Registers

| Offset | Acronym | Register Name | Section |
|--------|---------|---------------|---------|
| 2h     | SID     | SID Register  | Go      |

Complex bit access types are encoded to fit into small table cells. Table 30 shows the codes that are used for access types in this section.

| Access Type      | Code  | Description                            |  |  |  |  |  |  |
|------------------|-------|----------------------------------------|--|--|--|--|--|--|
| Read Type        |       |                                        |  |  |  |  |  |  |
| R                | R     | Read                                   |  |  |  |  |  |  |
| Reset or Default | Value |                                        |  |  |  |  |  |  |
| -n               |       | Value after reset or the default value |  |  |  |  |  |  |

## Table 30. SID Access Type Codes

#### 7.6.3.1 SID Register (Offset = 2h)

SID is shown in Figure 30 and described in Table 31.

Return to Summary Table.

Status information data

## Figure 30. SID Register

| 287       | 286 | 285 | 284   | 283  | 282 | 281 | 280 | 279  | 278 | 277 | 276   | 275   | 274 | 273 | 272 |
|-----------|-----|-----|-------|------|-----|-----|-----|------|-----|-----|-------|-------|-----|-----|-----|
|           |     |     | OUTB_ | LOD2 |     |     |     |      |     |     | RESE  | RVED  |     |     |     |
| R-0h      |     |     |       |      |     |     |     |      |     |     | R-    | 0h    |     |     |     |
| 271       | 270 | 269 | 268   | 267  | 266 | 265 | 264 | 263  | 262 | 261 | 260   | 259   | 258 | 257 | 256 |
| OUTR_LOD2 |     |     |       |      |     |     |     |      |     |     | OUTB  | LOD1  |     |     |     |
|           |     |     | R-    | 0h   |     |     |     | R-0h |     |     |       |       |     |     |     |
| 255       | 254 | 253 | 252   | 251  | 250 | 249 | 248 | 247  | 246 | 245 | 244   | 243   | 242 | 241 | 240 |
|           |     |     | RESE  | RVED |     |     |     |      |     |     | OUTR  | LOD1  |     |     |     |
|           |     |     | R-    | 0h   |     |     |     |      |     |     | R-    | 0h    |     |     |     |
| 239       | 238 | 237 | 236   | 235  | 234 | 233 | 232 | 231  | 230 | 229 | 228   | 227   | 226 | 225 | 224 |
| OUTB_APS  |     |     |       |      |     |     |     |      |     |     | NU_PI | N_APS |     |     |     |
|           |     |     | R-    | 0h   |     |     |     |      |     |     | R-    | 0h    |     |     |     |

44 Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated

Product Folder Links: TLC6C5716-Q1



## TLC6C5716-Q1

SLVSEB5A-JULY 2018-REVISED AUGUST 2018

| 223  | 222             | 221  | 220   | 219   | 218 | 217 | 216         | 215  | 214  | 213  | 212     | 211   | 210  | 209  | 208           |
|------|-----------------|------|-------|-------|-----|-----|-------------|------|------|------|---------|-------|------|------|---------------|
|      |                 |      | OUTR  | _APS  |     |     |             | TEF  | PTW  |      | APS_FLA | G     | ISF  | IOF  | $\rightarrow$ |
|      |                 |      | R-    | 0h    |     |     |             | R-0h | R-0h |      | R-0h    |       | R-0h | R-0h | $\rightarrow$ |
| 207  | 206             | 205  | 204   | 203   | 202 | 201 | 200         | 199  | 198  | 197  | 196     | 195   | 194  | 193  | 192           |
| ← L( | OD_LSD_<br>FLAG | NEG1 | NEG0  |       |     |     |             |      | RESE | RVED |         |       |      |      |               |
| ←    | R-0h            | R-0h | R-0h  |       |     |     |             |      | R-   | 0h   |         |       |      |      |               |
| 191  | 190             | 189  | 188   | 187   | 186 | 185 | 184         | 183  | 182  | 181  | 180     | 179   | 178  | 177  | 176           |
|      |                 |      | OUTB_ | LSD2  |     |     |             |      |      |      | RESE    | RVED  |      |      |               |
|      |                 |      | R-    | 0h    |     |     |             |      |      |      | R       | -0h   |      |      |               |
| 175  | 174             | 173  | 172   | 171   | 170 | 169 | 168         | 167  | 166  | 165  | 164     | 163   | 162  | 161  | 160           |
|      |                 |      | OUTR_ | _LSD2 |     |     |             |      |      |      | OUTB    | _LSD1 |      |      |               |
|      |                 |      | R-    | 0h    |     |     |             |      |      |      | R       | -0h   |      |      |               |
| 159  | 158             | 157  | 156   | 155   | 154 | 153 | 152         | 151  | 150  | 149  | 148     | 147   | 146  | 145  | 144           |
|      |                 |      | RESE  | RVED  |     |     |             |      |      |      | OUTR    | LSD1  |      |      |               |
|      |                 |      | R-    | Uh    |     |     |             |      |      |      | R       | -0h   |      |      |               |
| 143  | 142             | 141  | 140   | 139   | 138 | 137 | 136         | 135  | 134  | 133  | 132     | 131   | 130  | 129  | 128           |
|      |                 |      |       |       |     |     | RESE        | RVED |      |      |         |       |      |      |               |
|      |                 |      |       |       |     |     | R-          | Un   |      |      |         |       |      |      |               |
| 127  | 126             | 125  | 124   | 123   | 122 | 121 | 120         | 119  | 118  | 117  | 116     | 115   | 114  | 113  | 112           |
|      |                 |      |       |       |     |     | RESE        |      |      |      |         |       |      |      |               |
|      | 440             | 400  | 400   | 407   | 400 | 405 | 404         | 100  | 400  | 404  | 400     | 00    | 00   | 07   | 00            |
| 111  | 110             | 109  | 108   | 107   | 106 | 105 | 104<br>DESE |      | 102  | 101  | 100     | 99    | 98   | 97   | 96            |
|      |                 |      |       |       |     |     | R-          |      |      |      |         |       |      |      |               |
| 05   | 04              | 02   | 02    | 01    | 00  | 20  | 00          | 07   | 96   | 05   | 0.4     | 00    | 00   | 04   | 20            |
| 90   | 94              | 93   | 92    | 91    | 90  | 09  | RESE        |      | 00   | 00   | 04      | 03    | 02   | 01   | 00            |
|      |                 |      |       |       |     |     | R-          | 0h   |      |      |         |       |      |      |               |
| 79   | 78              | 77   | 76    | 75    | 74  | 73  | 72          | 71   | 70   | 69   | 68      | 67    | 66   | 65   | 64            |
| 10   | 10              |      | 10    | 10    |     | 10  | RESE        | RVED | 10   |      | 00      | 01    | 00   | 00   | 0-1           |
|      |                 |      |       |       |     |     | R-          | 0h   |      |      |         |       |      |      |               |
| 63   | 62              | 61   | 60    | 59    | 58  | 57  | 56          | 55   | 54   | 53   | 52      | 51    | 50   | 49   | 48            |
|      |                 |      |       |       |     |     | RESE        | RVED |      |      |         |       |      |      |               |
|      |                 |      |       |       |     |     | R-          | 0h   |      |      |         |       |      |      |               |
| 47   | 46              | 45   | 44    | 43    | 42  | 41  | 40          | 39   | 38   | 37   | 36      | 35    | 34   | 33   | 32            |
|      |                 |      |       |       |     |     | RESE        | RVED |      |      |         |       |      |      |               |
|      |                 |      |       |       |     |     | R-          | 0h   |      |      |         |       |      |      |               |
| 31   | 30              | 29   | 28    | 27    | 26  | 25  | 24          | 23   | 22   | 21   | 20      | 19    | 18   | 17   | 16            |
|      |                 |      |       |       |     |     | RESE        | RVED |      |      |         |       |      |      |               |
|      |                 |      |       |       |     |     | R-          | 0h   |      |      |         |       |      |      |               |
| 15   | 14              | 13   | 12    | 11    | 10  | 9   | 8           | 7    | 6    | 5    | 4       | 3     | 2    | 1    | 0             |
|      |                 |      |       |       |     |     | RESE        | RVED |      |      |         |       |      |      |               |
|      |                 |      |       |       |     |     | R-          | 0h   |      |      |         |       |      |      |               |

## Table 31. SID Register Field Descriptions

| Bit     | Field          | Туре | Default | Description                             |
|---------|----------------|------|---------|-----------------------------------------|
| 287–280 | OUTB_LOD2[7:0] | R    | 0h      | LOD2 for OUTB7–OUTB0. For each channel: |
|         |                |      |         | 0h = No fault detected                  |
|         |                |      |         | 1h = Fault detected                     |
| 279–272 | RESERVED       | R    | 0h      | Reserved                                |

Copyright © 2018, Texas Instruments Incorporated

Texas Instruments

www.ti.com

| Bit      | Field             | Туре | Default | Description                                                                                                                                              |  |  |  |  |
|----------|-------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 271–264  | OUTR_LOD2[7:0]    | R    | 0h      | LOD2 for OUTR7–OUTR0. For each channel:<br>0h = No fault detected<br>1h = Fault detected                                                                 |  |  |  |  |
| 263–256  | OUTB_LOD1[7:0]    | R    | Oh      | LOD1 for OUTB7–OUTB0. For each channel:<br>0h = No fault detected<br>1h = Fault detected                                                                 |  |  |  |  |
| 255–248  | RESERVED          | R    | 0h      | Reserved                                                                                                                                                 |  |  |  |  |
| 247–240  | OUTR_LOD1[7:0]    | R    | Oh      | LOD1 for OUTR7–OUTR0. For each channel:<br>0h = No fault detected<br>1h = Fault detected                                                                 |  |  |  |  |
| 239–232  | OUTB_APS[7:0]     | R    | Oh      | APS status for OUTB7–OUTB0. For each channel:<br>0h = No fault detected<br>1h = Fault detected                                                           |  |  |  |  |
| 231–224  | NU_PIN_APS[7:0]   | R    | Oh      | APS status of not-used pins , NU_PIN_APS[7:0] = [pin7, pin<br>pin13, pin16, pin23, pin26, pin29, pin32]<br>Oh = No fault detected<br>1h = Fault detected |  |  |  |  |
| 223–216  | OUTR_APS[7:0]     | R    | 0h      | APS status for OUTR7–OUTR0. For each channel:<br>0h = No fault detected<br>1h = Fault detected                                                           |  |  |  |  |
| 215      | TEF               | R    | 0h      | Thermal error flag<br>Oh = No fault detected<br>1h = Fault detected                                                                                      |  |  |  |  |
| 214      | PTW               | R    | 0h      | Pre-thermal warning flag<br>Oh = No fault detected<br>1h = Fault detected                                                                                |  |  |  |  |
| 213–211  | APS_FLAG[2:0]     | R    | 0h      | APS test flag fault<br>3h = APS test passes<br>6h = APS test fails                                                                                       |  |  |  |  |
| 210      | ISF               | R    | 0h      | ISF fault<br>0h = No fault detected<br>1h = Fault detected                                                                                               |  |  |  |  |
| 209      | IOF               | R    | 0h      | IOF fault<br>0h = No fault detected<br>1h = Fault detected                                                                                               |  |  |  |  |
| 208– 206 | LOD_LSD_FLAG[2:0] | R    | Oh      | LOD_LSD self-test flag<br>3h = LOD_LSD self-test passes<br>6h = LOD_LSD self-test fails                                                                  |  |  |  |  |
| 205      | NEG1              | R    | 0h      | Neg1 bit value                                                                                                                                           |  |  |  |  |
| 204      | NEG0              | R    | 0h      | Neg0 bit value                                                                                                                                           |  |  |  |  |
| 203–192  | RESERVED          | R    | 0h      | Reserved                                                                                                                                                 |  |  |  |  |
| 191–184  | OUTB_LSD2[7:0]    | R    | Oh      | LSD2 for OUTB7–OUTB0. For each channel:<br>0h = No fault detected<br>1h = Fault detected                                                                 |  |  |  |  |
| 183–176  | RESERVED          | R    | 0h      | Reserved                                                                                                                                                 |  |  |  |  |



TLC6C5716-Q1 SLVSEB5A – JULY 2018 – REVISED AUGUST 2018

www.ti.com

| Bit     | Field          | Туре | Default | Description                              |  |  |  |
|---------|----------------|------|---------|------------------------------------------|--|--|--|
| 175–168 | OUTR_LSD2[7:0] | R    | 0h      | LSD2 for OUTR7–OUTR0. For each channel:  |  |  |  |
|         |                |      |         | 0h = No fault detected                   |  |  |  |
|         |                |      |         | 1h = Fault detected                      |  |  |  |
| 167–160 | OUTB_LSD1[7:0] | R    | 0h      | LSD1 for OUTB7– OUTB0. For each channel: |  |  |  |
|         |                |      |         | 0h = No fault detected                   |  |  |  |
|         |                |      |         | 1h = Fault detected                      |  |  |  |
| 159–152 | RESERVED       | R    | 0h      | Reserved                                 |  |  |  |
| 151–144 | OUTR_LSD1[7:0] | R    | 0h      | LSD1 for OUTR7–OUTR0. For each channel:  |  |  |  |
|         |                |      |         | 0h = No fault detected                   |  |  |  |
|         |                |      |         | 1h = Fault detected                      |  |  |  |
| 143–0   | RESERVED       | R    | 0h      | Reserved                                 |  |  |  |

## Table 31. SID Register Field Descriptions (continued)

TEXAS INSTRUMENTS

www.ti.com

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

Below is a typical application for an automotive local dimming application.

## 8.2 Typical Application

In automotive LCD display applications such as a solid-state cluster or center information display, LED backlighting is one of the key parts of the display. Today most LED backlighting is the traditional edge-lit type, which means the backlighting is globally dimmed. This method consumes much power and causes light leakage from the liquid crystals in the black areas, because the backlighting is always turned on. Recently, local-dimming backlighting follows the display contents. The lighting level is dynamically adjusted by the content of the image blocks for local-dimming control. When an image block is bright, the lighting level of the backlighting turns high also. Conversely, the backlighting level is adjusted to low in a black region. This arrangement reduces power dissipation and light leakage from the LCD and creates pure black, increasing the image contrast ratio.

Users can use the TLC6C5716-Q1 device to drive LED backlighting in such local dimming applications. Depending how many zones are in the display, users can connect different numbers of TLC6C5716-Q1s in a daisy chain to drive the LEDs.



Figure 31. Typical Block Diagram for Local Dimming



## **Typical Application (continued)**

## 8.2.1 Design Requirements

Table 32 shows the design requirements for the local dimming application.

| PARAMETER                 | VALUE       |
|---------------------------|-------------|
| LCD size                  | 12.3 inches |
| Zones                     | 128         |
| Number of LEDs per string | 1           |
| LED current               | 50 mA       |

## Table 32. Design Requirements

## 8.2.2 Detailed Design Procedure

As the backlighting includes 128 zones, each TLC6C5716-Q1 device can drive 16 zones, so a total of eight TLC6C5716-Q1 units are needed.

According to Maximum Constant-Sink-Current Setting, to realize 50-mA output current, users can choose a  $0.96-k\Omega$  reference resistor.

Users can use a daisy chain connection to control all of the eight TLC6C5716-Q1 devices through one serial interface, just as Figure 31 shows. Figure 32 shows how to send the data into cascaded devices, where M is the number of cascaded devices.

If more current is needed, users can parallel two outputs together to get more current.



Figure 32. Cascading Data Write

## 8.2.3 Application Curves

Below are two test waveforms. Figure 33 shows different PWM duty cycles for different output channels, which can realize a local dimming feature. Figure 34 shows a data-write waveform typical for each write of M  $\times$  288 bits of data into the serial interface.



Copyright © 2018, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The TLC6C5716-Q1 device requires two power supplies. One is  $V_{CC}$ , which can range from 3 V to 5.5 V. The other is  $V_{LED}$ , which can be up to 8 V. Users must add a capacitor on the  $V_{CC}$  power supply to filter noise. Place the capacitor as close to the  $V_{CC}$  pin and SENSE pin as possible.

## 10 Layout

## 10.1 Layout Guidelines

Figure 35 shows a layout example for the TLC6C5716-Q1 device. To improve the thermal performance, TI recommends to use the GND plane to dissipate the heat. To filter the supply noise, users can put the capacitor as close to the  $V_{CC}$  and SENSE pins as possible. The IREF resistor also should be connected as close to IREF pin as possible.

## 10.2 Layout Example



Figure 35. TLC6C5716-Q1 Example Layout Diagram



## **11** Device and Documentation Support

## 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

## 12.1 Package Option Addendum

#### 12.1.1 Packaging Information

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball<br>Finish <sup>(3)</sup> | MSL Peak Temp <sup>(4)</sup> | Op Temp (°C) | Device Marking <sup>(5)(6)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------------------------|------------------------------|--------------|----------------------------------|
| TLC6C5716QDAPRQ1 | ACTIVE                | HTSSOP          | DAP                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                          | Level-3-260C-168<br>HR       | -40 to 125   | TLC6C5716Q                       |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PRE\_PROD** Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### 12.1.2 Tape and Reel Information



Pocket Quadrants

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC6C5716QDAPRQ1 | HTSSOP          | DAP                | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |





| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC6C5716QDAPRQ1 | HTSSOP       | DAP             | 38   | 2000 | 350.0       | 350.0      | 43.0        |



# **NSTRUMENTS** www.ti.com

**EXAS** 

# **DAP0038E**

# PACKAGE OUTLINE



SMALL OUTLINE PACKAGE



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing

- per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side.4. Reference JEDEC registration MO-153.5. Features may differ or may not be present.



**DAP0038E** 



www.ti.com

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- Publication IPC-7351 may have alternate designs.
   Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
   10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 12. Board assembly site may have different recommendations for stencil design.



**EXAS** 

**DAP0038E** 

#### www.ti.com



PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE

- NOTES: Α. All linear dimensions are in millimeters.
  - Β. This drawing is subject to change without notice.
  - Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
  - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
  - Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  - See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153 Variation DDT-1.

PowerPAD is a trademark of Texas Instruments.

DAP (R-PDSO-G38)



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)