

# **LMV793/LMV794 88 MHz, Low Noise, 1.8V CMOS Input, Decompensated Operational Amplifiers**

**Check for Samples: [LMV793](http://www.ti.com/product/lmv793#samples), [LMV794](http://www.ti.com/product/lmv794#samples)**

- 
- 
- 
- -
	-
- - **– @ 10 kΩ Load 25 mV from Rail**
	-
- 
- 
- 

- 
- 
- 
- **Low Noise Signal Processing**
- **• Medical Instrumentation**
- **• Sensor Interface Applications**

### **Typical Application**



**Figure 1. Photodiode Transimpedance Amplifier Figure 2. Input Referred Voltage Noise vs.**

## **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>2</sup>(Typical 5V Supply, Unless Otherwise Noted)** The LMV793 (single) and the LMV794 (dual) CMOS input operational amplifiers offer a low input voltage **• Input Referred Voltage Noise 5.8 nV/√Hz** noise density of 5.8 nV/√Hz while consuming only **• Input Bias Current 100 fA** 1.15 mA (LMV793) of quiescent current. The **• Gain Bandwidth Product 88 MHz** LMV793/LMV794 are stable at a gain of 10 and have a gain bandwidth product (GBW) of 88 MHz. The **•• Supply Current per Channel Figure 2014 LMV793/LMV794** have a supply voltage range of **LMV793** LMV793/LMV794 have a supply voltage range of **LMV793** LMV793/LMV794 have a supply voltage range of 1.8V to 5.5V and can operate from a single supply. **– LMV794 1.30 mA** The LMV793/LMV794 each feature a rail-to-rail output stage capable of driving <sup>a</sup> <sup>600</sup><sup>Ω</sup> load and **• Rail-to-Rail Output Swing** sourcing as much as <sup>60</sup> mA of current.

The LMV793/LMV794 provide optimal performance in **– @ <sup>2</sup> <sup>k</sup><sup>Ω</sup> Load <sup>45</sup> mV from Rail** low voltage and low noise systems. <sup>A</sup> CMOS input **• Ensured 2.5V and 5.0V Performance** stage, with typical input bias currents in the range of **• Total Harmonic Distortion 0.04% @1kHz, 600Ω** a few femto-Amperes, and an input common mode voltage range, which includes ground, make the **• Temperature Range <sup>−</sup>40°C to 125°C** LMV793/LMV794 ideal for low power sensor applications where high speeds are needed. **APPLICATIONS**

The LMV793/LMV794 are manufactured using TI's **FILE LINVYSS/LINVYS-FRIGE INTERFACE ADC Interface**<br>advanced VIP50 process. The LMV793 is offered in<br>either a 5-Pin SOT23 or an 8-Pin SOIC package. The **• Photodiode Amplifiers** either a 5-Pin SOT23 or an 8-Pin SOIC package. The **•• Active Filters and Buffers LMV794** is offered in either the 8-Pin SOIC or the 8-<br>
Pin VSSOP.



**Frequency**

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

#### SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

**RUMENTS** 



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **Absolute Maximum Ratings(1)(2)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

### **Operating Ratings(1)**



(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

## **2.5V Electrical Characteristics(1)**

Unless otherwise specified, all limits are specified for T<sub>A</sub> = 25°C, V<sup>+</sup> = 2.5V, V<sup>−</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2 = V<sub>O</sub>. **Boldface** limits apply at the temperature extremes.



(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J$  >  $T_A$ .

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the statistical quality control (SQC) method.

Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(4) Offset voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.



**[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013

## **2.5V Electrical Characteristics[\(1\)](#page-4-0) (continued)**

Unless otherwise specified, all limits are specified for T<sub>A</sub> = 25°C, V<sup>+</sup> = 2.5V, V<sup>−</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2 = V<sub>O</sub>. **Boldface** limits apply at the temperature extremes.



(5) Positive current corresponds to current flowing into the device.

(6) This parameter is specified by design and/or characterization and is not tested in production.

 $(7)$  The short circuit test is a momentary test, the short circuit duration is 1.5 ms.

SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



## **5V Electrical Characteristics(1)**

Unless otherwise specified, all limits are specified for T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2 = V<sub>O</sub>. **Boldface** limits apply at the temperature extremes.



(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J$  >  $T_A$ .

(2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the statistical quality control (SQC) method.

- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.
- (4) Offset voltage average drift is determined by dividing the change in  $V_{OS}$  by temperature change.<br>(5) Positive current corresponds to current flowing into the device.
- Positive current corresponds to current flowing into the device.
- (6) This parameter is specified by design and/or characterization and is not tested in production.
- (7) The short circuit test is a momentary test, the short circuit duration is 1.5 ms.
- 4 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAX6D&partnum=LMV793) Feedback Copyright © 2007–2013, Texas Instruments Incorporated



**[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013

## **5V Electrical Characteristics[\(1\)](#page-4-0) (continued)**

Unless otherwise specified, all limits are specified for T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2 = V<sub>O</sub>. **Boldface** limits apply at the temperature extremes.



## **Connection Diagram**

<span id="page-4-0"></span>

V -



**Top View Top View (LMV794)**



**Figure 3. 5-Pin SOT-23 (LMV793) Figure 4. 8-Pin SOIC (LMV793) Figure 5. 8-Pin SOIC/VSSOP Top View**

Downloaded From [Oneyac.com](https://www.oneyac.com)

#### <span id="page-5-0"></span>SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

Texas **ISTRUMENTS** 



### **Typical Performance Characteristics**

6 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAX6D&partnum=LMV793) Feedback Copyright © 2007–2013, Texas Instruments Incorporated

Product Folder Links: [LMV793](http://www.ti.com/product/lmv793?qgpn=lmv793) [LMV794](http://www.ti.com/product/lmv794?qgpn=lmv794)



**[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013



#### Copyright © 2007–2013, Texas Instruments Incorporated Texas Control Communication Feedback 7

Downloaded From [Oneyac.com](https://www.oneyac.com)

SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

30 40  $R_{LOAD} = 10 k\Omega$ 125<sup>°</sup>C 35 25 VOUT FROM RAIL (mV) 30 VOUT FROM RAIL (mV) 125°C 20 25 ISINK (mA) 25°C ₹  $25\mathrm{C}$ 15 20  $-40<sup>o</sup>$ 15 10  $-40<sup>o</sup>$ 10 5 5 0  $0\frac{L}{1.8}$ 0 1 2 3 4 5  $V^+(V)$ VOUT<sub>(V)</sub> **Figure 18. Figure 19. Negative Output Swing vs. Supply Voltage Positive Output Swing vs. Supply Voltage** 25 50  $-40<sup>o</sup>$ 45  $25C$ 125°C 20 VOUT FROM RAIL (mV) 40 VOUT FROM RAIL (mV) VOUT FROM RAIL (mV) 25°C 35 15 30 125°C 25 10 20  $-40<sup>o</sup>$ 15 5 10  $R_{LOAD} = 10 k\Omega$ 5  $R_{LOAD} = 2 k\Omega$  $0\frac{L}{1.8}$  $0\frac{L}{1.8}$ 1.8 2.5 3.2 3.9 4.6 5.3 6  $V^+(V)$  $V^+(V)$ **Figure 20. Figure 21. Negative Output Swing vs. Supply Voltage Positive Output Swing vs. Supply Voltage** 50 100  $R_{LOAD} = 600\Omega$ -40°C 45 90 25°C







40 VOUT FROM RAIL (mV) VOUT FROM RAIL (mV) 35 125°C 30 25 20 15 10 5  $R_{LOAD} = 2 k\Omega$  $_{1.8}^{0}$ 

1.8 2.5 3.2 3.9 4.6 5.3 6  $V^+(V)$ 









Product Folder Links: [LMV793](http://www.ti.com/product/lmv793?qgpn=lmv793) [LMV794](http://www.ti.com/product/lmv794?qgpn=lmv794)



#### **[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013

## **Typical Performance Characteristics (continued)**

Unless otherwise specified,  $T_A = 25^{\circ}\text{C}$ ,  $V^{\dagger} = 0$ ,  $V^{\dagger} =$  Supply Voltage = 5V, V<sub>CM</sub> = V<sup>+</sup>/2.















#### **Figure 24. Figure 25.**







**EXAS STRUMENTS** 

## SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



Product Folder Links: [LMV793](http://www.ti.com/product/lmv793?qgpn=lmv793) [LMV794](http://www.ti.com/product/lmv794?qgpn=lmv794)





<span id="page-10-0"></span>

**Figure 40.**



## **APPLICATION INFORMATION**

### **ADVANTAGES OF THE LMV793/LMV794**

### **Wide Bandwidth at Low Supply Current**

The LMV793/LMV794 are high performance op amps that provide a GBW of 88 MHz with a gain of 10 while drawing a low supply current of 1.15 mA. This makes them ideal for providing wideband amplification in data acquisition applications.

With the proper external compensation the LMV793/LMV794 can be operated at gains of ±1 and still maintain much faster slew rates than comparable unity gain stable amplifiers. The increase in bandwidth and slew rate is obtained without any additional power consumption over the LMV796.

#### **Low Input Referred Noise and Low Input Bias Current**

The LMV793/LMV794 have a very low input referred voltage noise density (5.8 nV/√Hz at 1 kHz). A CMOS input stage ensures a small input bias current (100 fA) and low input referred current noise (0.01 pA/ $\sqrt{Hz}$ ). This is very helpful in maintaining signal integrity, and makes the LMV793/LMV794 ideal for audio and sensor based applications.

### **Low Supply Voltage**

The LMV793 and LMV794 have performance specified at 2.5V and 5V supply. These parts are specified to be operational at all supply voltages between 2.0V and 5.5V, for ambient temperatures ranging from −40°C to 125°C, thus utilizing the entire battery lifetime. The LMV793/LMV794 are also specified to be operational at 1.8V supply voltage, for temperatures between 0°C and 125°C optimizing their usage in low-voltage applications.

### **RRO and Ground Sensing**

Rail-to-rail output swing provides the maximum possible dynamic range. This is particularly important when operating at low supply voltages. An innovative positive feedback scheme is used to boost the current drive capability of the output stage. This allows the LMV793/LMV794 to source more than 40 mA of current at 1.8V supply. This also limits the performance of these parts as comparators, and hence the usage of the LMV793 and the LMV794 in an open-loop configuration is not recommended. The input common-mode range includes the negative supply rail which allows direct sensing at ground in single supply operation.

#### **Small Size**

The small footprint of the LMV793 and the LMV794 package saves space on printed circuit boards, and enables the design of smaller electronic products, such as cellular phones, pagers, or other portable systems. Long traces between the signal source and the op amp make the signal path more susceptible to noise pick up.

The physically smaller LMV793/LMV794 packages, allow the op amp to be placed closer to the signal source, thus reducing noise pickup and maintaining signal integrity.

### **USING THE DECOMPENSATED LMV793**

#### **Advantages of Decompensated Op Amps**

A unity gain stable op amp, which is fully compensated, is designed to operate with good stability down to gains of  $\pm$ 1. The large amount of compensation does provide an op amp that is relatively easy to use; however, a decompensated op amp is designed to maximize the bandwidth and slew rate without any additional power consumption. This can be very advantageous.

The LMV793/LMV794 require a gain of ±10 to be stable. However, with an external compensation network (a simple RC network) these parts can be stable with gains of  $\pm 1$  and still maintain the higher slew rate. Looking at the Bode plots for the LMV793 and its closest equivalent unity gain stable op amp, the LMV796, one can clearly see the increased bandwidth of the LMV793. Both plots are taken with a parallel combination of 20 pF and 10 kΩ for the output load.

<span id="page-12-0"></span>**[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013



**Figure 41. LMV793 A<sub>VOL</sub> vs. Frequency** 



**Figure 42. LMV796 A<sub>VOL</sub> vs. Frequency** 

<span id="page-12-1"></span>[Figure](#page-12-0) 41 shows the much larger 88 MHz bandwidth of the LMV793 as compared to the 17 MHz bandwidth of the LMV796 shown in [Figure](#page-12-1) 42. The decompensated LMV793 has five times the bandwidth of the LMV796.

### **What is a Decompensated Op Amp?**

The differences between the unity gain stable op amp and the decompensated op amp are shown in [Figure](#page-12-2) 43. This Bode plot assumes an ideal two pole system. The dominant pole of the decompensated op amp is at a higher frequency,  $f_1$ , as compared to the unity-gain stable op amp which is at  $f_d$  as shown in [Figure](#page-12-2) 43. This is done in order to increase the speed capability of the op amp while maintaining the same power dissipation of the unity gain stable op amp. The LMV793/LMV794 have a dominant pole at 1.6 kHz. The unity gain stable LMV796/LMV797 have their dominant pole at 300 Hz.



<span id="page-12-2"></span>

**STRUMENTS** 

Having a higher frequency for the dominate pole will result in:

- 1. The DC open-loop gain  $(A<sub>VOI</sub>)$  extending to a higher frequency.
- 2. A wider closed loop bandwidth.
- 3. Better slew rate due to reduced compensation capacitance within the op amp.

The second open loop pole (f<sub>2</sub>) for the LMV793/LMV794 occurs at 45 MHz. The unity gain (f<sub>u</sub>') occurs after the second pole at 51 MHz. An ideal two pole system would give a phase margin of 45° at the location of the second pole. The LMV793/LMV794 have parasitic poles close to the second pole, giving a phase margin closer to 0°. Therefore it is necessary to operate the LMV793/LMV794 at a closed loop gain of 10 or higher, or to add external compensation in order to assure stability.

For the LMV796, the gain bandwidth product occurs at 17 MHz. The curve is constant from  $f_d$  to  $f_u$  which occurs before the second pole.

For the LMV793/LMV794, the GBW = 88 MHz and is constant between  $f_1$  and  $f_2$ . The second pole at  $f_2$  occurs before  $A_{\text{VOL}}$  = 1. Therefore f<sub>u</sub>' occurs at 51 MHz, well before the GBW frequency of 88 MHz. For decompensated op amps the unity gain frequency and the GBW are no longer equal.  $G_{min}$  is the minimum gain for stability and for the LMV793/LMV794 this is a gain of 18 to 20 dB.

### **Input Lead-Lag Compensation**

The recommended technique which allows the user to compensate the LMV793/LMV794 for stable operation at any gain is lead-lag compensation. The compensation components added to the circuit allow the user to shape the feedback function to make sure there is sufficient phase margin when the loop gain is as low as 0 dB and still maintain the advantages over the unity gain op amp. [Figure](#page-13-0) 44 shows the lead-lag configuration. Only  $R_c$  and C are added for the necessary compensation.

**Figure 44. LMV793 with Lead-Lag Compensation for Inverting Configuration**

<span id="page-13-0"></span>To cover how to calculate the compensation network values it is necessary to introduce the term called the feedback factor or F. The feedback factor F is the feedback voltage  $V_A-V_B$  across the op amp input terminals relative to the op amp output voltage  $V_{\text{OUT}}$ .

$$
F = \frac{V_A - V_B}{V_{OUT}}\tag{1}
$$

From feedback theory the classic form of the feedback equation for op amps is:

$$
F = \frac{R}{V_{\text{OUT}}}
$$
\n
$$
\text{feedback theory the classic form of the feedback equation for opamps is:}
$$
\n
$$
\frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{A}{1 + AF}
$$
\n(2)

A is the open loop gain of the amplifier and AF is the loop gain. Both are highly important in analyzing op amps. Normally AF >>1 and so the above equation reduces to:

$$
\frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{1}{F} \tag{3}
$$

Deriving the equations for the lead-lag compensation is beyond the scope of this datasheet. The derivation is based on the feedback equations that have just been covered. The inverse of feedback factor for the circuit in [Figure](#page-13-0) 44 is:





(4)

(5)

(6)

**[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013

$$
\frac{1}{F} = \left(1 + \frac{R_F}{R_{IN}}\right) \left(\frac{1 + s(R_c + R_{IN} || R_F) C}{1 + sR_c C}\right)
$$

<span id="page-14-1"></span>where 1/F's pole is located at

$$
f_p = \frac{1}{2\pi R_c C}
$$

1/F's zero is located at

$$
f_{\rm p} = \frac{1}{2\pi R_{\rm c}C}
$$
  
(5)  
zero is located at  

$$
f_{\rm z} = \frac{1}{2\pi (R_{\rm c} + R_{\rm IN} || R_{\rm F})C}
$$

$$
\frac{1}{F}\bigg|_{f=0} = 1 + \frac{R_F}{R_{IN}} \tag{7}
$$

<span id="page-14-0"></span>The circuit gain for [Figure](#page-13-0) 44 at low frequencies is  $-R_F/R_{IN}$ , but F, the feedback factor is not equal to the circuit gain. The feedback factor is derived from feedback theory and is the same for both inverting and non-inverting configurations. Yes, the feedback factor at low frequencies is equal to the gain for the non-inverting configuration.

$$
\frac{1}{F}\bigg|_{f=\infty} = \left(1 + \frac{R_F}{R_N}\right)\left[1 + \frac{R_N \parallel R_F}{R_C}\right]
$$
\n(8)

From this formula, we can see that

- 1/F's zero is located at a lower frequency compared with 1/F's pole.
- 1/F's value at low frequency is  $1 + R_F/R_{\text{IN}}$ .
- This method creates one additional pole and one additional zero.
- This pole-zero pair will serve two purposes:
	- To raise the 1/F value at higher frequencies prior to its intercept with A, the open loop gain curve, in order to meet the G<sub>min</sub> = 10 requirement. For the LMV793/LMV794 some overcompensation will be necessary for good stability.
	- To achieve the previous purpose above with no additional loop phase delay.

Please note the constraint  $1/F \ge G_{min}$  needs to be satisfied only in the vicinity where the open loop gain A and 1/F intersect; 1/F can be shaped elsewhere as needed. The 1/F pole must occur before the intersection with the open loop gain A.

In order to have adequate phase margin, it is desirable to follow these two rules:

- 1. 1/F and the open loop gain A should intersect at the frequency where there is a minimum of 45° of phase margin. When over-compensation is required the intersection point of A and 1/F is set at a frequency where the phase margin is above 45°, therefore increasing the stability of the circuit.
- 2. 1/F's pole should be set at least one decade below the intersection with the open loop gain A in order to take advantage of the full 90° of phase lead brought by 1/F's pole which is F's zero. This ensures that the effect of the zero is fully neutralized when the 1/F and A plots intersect each other.

### **Calculating Lead-Lag Compensation for LMV793/LMV794**

[Figure](#page-12-0) 45 is the same plot as Figure 41, but the  $A_{VOL}$  and phase curves have been redrawn as smooth lines to more readily show the concepts covered, and to clearly show the key parameters used in the calculations for lead-lag compensation.





**Figure 45. LMV793/LMV794 Simplified Bode Plot**

<span id="page-15-0"></span>Figure 45. LMV793/LMV794 Simplifie<br>Figure 45. LMV793/LMV794 Simplifie<br>tion with gains under 10 V/V the open lock<br>there is a 45° phase margin when the ga<br>The pole and zero in F, the feedback face<br>between F and A<sub>VOL</sub> is th To obtain stable operation with gains under 10 V/V the open loop gain margin must be reduced at high frequencies to where there is a 45° phase margin when the gain margin of the circuit with the external compensation is 0 dB. The pole and zero in F, the feedback factor, control the gain margin at the higher frequencies. The distance between F and  $A_{VOL}$  is the gain margin; therefore, the unity gain point (0 dB) is where F crosses the  $A_{VOL}$  curve.

For the example being used R<sub>IN</sub> = R<sub>F</sub> for a gain of −1. Therefore F = 6 dB at low frequencies. At the higher frequencies the minimum value for F is 18 dB for  $45^{\circ}$  phase margin. From *[Equation](#page-14-0) 8* we have the following relationship:

$$
\left(1 + \frac{R_F}{R_{IN}}\right)\left(1 + \frac{R_{IN} \parallel R_F}{R_C}\right) = 18 \text{ dB} = 7.9
$$
\n(9)

Now set  $R_F = R_{IN} = R$ . With these values and solving for  $R_C$  we have  $R_C = R/5.9$ . Note that the value of C does not affect the ratio between the resistors. Once the value of the resistors are set, then the position of the pole in F must be set. A 2 kΩ resistor is used for R<sub>F</sub> and R<sub>IN</sub> in this design. Therefore the value for R<sub>C</sub> is set at 330Ω, the closest standard value for 2 kΩ/5.9.

Rewriting *[Equation](#page-14-1) 5* to solve for the minimum capacitor value gives the following equation:

$$
C = 1/(2\pi f_p R_C) \tag{10}
$$

The feedback factor curve, F, intersects the  $A_{VOL}$  curve at about 12 MHz. Therefore the pole of F should not be any larger than 1.2 MHz. Using this value and  $R_c = 330Ω$  the minimum value for C is 390 pF. [Figure](#page-15-1) 46 shows that there is too much overshoot, but the part is stable. Increasing C to 2.2 nF did not improve the ringing, as shown in [Figure](#page-16-0) 47.



<span id="page-15-1"></span>**Figure 46. First Try at Compensation, Gain = −1**





**Figure 47. C Increased to 2.2 nF, Gain = −1**

<span id="page-16-0"></span>Some over-compensation appears to be needed for the desired overshoot characteristics. Instead of intersecting the  $A_{VOL}$  curve at 18 dB, 2 dB of over-compensation will be used, and the  $A_{VOL}$  curve will be intersected at 20 dB. Using *[Equation](#page-14-0) 8* for 20 dB, or 10 V/V, the closest standard value of R<sub>C</sub> is 240Ω. The following two waveforms show the new resistor value with C = 390 pF and 2.2 nF. [Figure](#page-16-1) 49 shows the final compensation and a very good response for the 1 MHz square wave.



<span id="page-16-1"></span>

SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

To summarize, the following steps were taken to compensate the LMV793 for a gain of −1:

- 1. Values for  $R_c$  and C were calculated from the Bode plot to give an expected phase margin of 45°. The values were based on R<sub>IN</sub> = R<sub>F</sub> = 2 kΩ. These calculations gave R<sub>c</sub> = 330Ω and C = 390 pF.
- 2. To reduce the ringing C was increased to 2.2 nF which moved the pole of F, the feedback factor, farther away from the  $A_{VOL}$  curve.
- 3. There was still too much ringing so 2 dB of over-compensation was added to F. This was done by decreasing R<sub>c</sub> to 240Ω.

The LMV796 is the fully compensated part which is comparable to the LMV793. Using the LMV796 in the same setup, but removing the compensation network, provide the response shown in [Figure](#page-17-0) 50 .



**Figure 50. LMV796 Response**

<span id="page-17-0"></span>For large signal response the rise and fall times are dominated by the slew rate of the op amps. Even though both parts are quite similar the LMV793 will give rise and fall times about 2.5 times faster than the LMV796. This is possible because the LMV793 is a decompensated op amp and even though it is being used at a gain of −1, the speed is preserved by using a good technique for external compensation.

### **Non-Inverting Compensation**

For the non-inverting amp the same theory applies for establishing the needed compensation. When setting the inverting configuration for a gain of −1, F has a value of 2. For the non-inverting configuration both F and the actual gain are the same, making the non-inverting configuration more difficult to compensate. Using the same circuit as shown in [Figure](#page-13-0) 44, but setting up the circuit for non-inverting operation (gain of  $+2$ ) results in similar performance as the inverting configuration with the inputs set to half the amplitude to compensate for the additional gain. [Figure](#page-17-1) 51 below shows the results.



<span id="page-17-1"></span>**Figure** 51.  $R_c = 240\Omega$  and  $C = 2.2$  nF, Gain =  $+2$ 





**Figure 52. LMV796 Response Gain = +2**

<span id="page-18-0"></span>The response shown in [Figure](#page-16-1) 51 is close to the response shown in Figure 49. The part is actually slightly faster in the non-inverting configuration. Decreasing the value of  $R_c$  to around 200 $\Omega$  can decrease the negative overshoot but will have slightly longer rise and fall times. The other option is to add a small resistor in series with the input signal. [Figure](#page-18-0) 52 shows the performance of the LMV796 with no compensation. Again the decompensated parts are almost 2.5 times faster than the fully compensated op amp.

The most difficult op amp configuration to stabilize is the gain of +1. With proper compensation the LMV793/LMV794 can be used in this configuration and still maintain higher speeds than the fully compensated parts. [Figure](#page-18-1) 53 shows the gain  $= 1$ , or the buffer configuration, for these parts.



### **Figure 53. LMV793 with Lead-Lag Compensation for Non-Inverting Configuration**

<span id="page-18-1"></span>[Figure](#page-18-1) 53 is the result of using *[Equation](#page-14-0) 8* and additional experimentation in the lab.  $R_P$  is not part of *Equation 8*, but it is necessary to introduce another pole at the input stage for good performance at gain  $= +1$ . *[Equation](#page-14-0) 8* is shown below with  $R_{IN} = \infty$ .

$$
\left(1 + \frac{R_F}{R_c}\right) = 18 \text{ dB} = 7.9\tag{11}
$$

Using 2 kΩ for R<sub>F</sub> and solving for R<sub>C</sub> gives R<sub>C</sub> = 2000/6.9 = 290Ω. The closest standard value for R<sub>C</sub> is 300Ω. After some fine tuning in the lab R<sub>C</sub> = 330 $\Omega$  and R<sub>P</sub> = 1.5 k $\Omega$  were choosen as the optimum values. R<sub>P</sub> together with the input capacitance at the non-inverting pin inserts another pole into the compensation for the LMV793/LMV794. Adding this pole and slightly reducing the compensation for 1/F (using a slightly higher resistor value for  $R_C$ ) gives the optimum response for a gain of  $+1$ . [Figure](#page-19-0) 54 is the response of the circuit shown in [Figure](#page-19-1) 53. Figure 55 shows the response of the LMV796 in the buffer configuration with no compensation and  $R<sub>P</sub>$  $= R_F = 0.$ 

**STRUMENTS** 

<span id="page-19-0"></span>SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**



**Figure** 54.  $R_C = 330Ω$  and  $C = 10$  nF, Gain =  $+1$ 



**Figure 55. LMV796 Response Gain = +1**

<span id="page-19-1"></span>With no increase in power consumption the decompensated op amp offers faster speed over the compensated equivalent part. These examples used  $R_F = 2$  kΩ. This value is high enough to be easily driven by the LMV793/LMV794, yet small enough to minimize the effects from the parasitic capacitance of both the PCB and the op amp.

**Note:** When using the LMV793/LMV794, proper high frequency PCB layout must be followed. The GBW of these parts is 88 MHz, making the PCB layout significantly more critical than when using the compensated counterparts which have a GBW of 17 MHz.

### **TRANSIMPEDANCE AMPLIFIER**

An excellent application for either the LMV793 or the LMV794 is as a transimpedance amplifier. With a GBW product of 88 MHz these parts are ideal for high speed data transmission by light. The circuit shown on the front page of the datasheet is the circuit used to test the LMV793/LMV794 as transimpedance amplifiers. The only change is that VB is tied to the  $V_{CC}$  of the part, thus the direction of the diode is reversed from the circuit shown on the front page.

Very high speed components were used in testing to check the limits of the LMV793/LMV794 in a transimpedance configuration. The photo diode part number is PIN-HR040 from OSI Optoelectronics. The diode capacitance for this part is only about 7 pF for the 2.5V bias used ( $V_{CC}$  to virtual ground). The rise time for this diode is 1 nsec. A laser diode was used for the light source. Laser diodes have on and off times under 5 nsec. The speed of the selected optical components allowed an accurate evaluation of the LMV793 as a transimpedance amplifier. TIs Evaluation Board for decompensated op amps, PN 551013271-001 A, was used and only minor modifications were necessary and no traces had to be cut.





**Figure 56. Transimpedance Amplifier**

<span id="page-20-0"></span>[Figure](#page-20-0) 56 is the complete schematic for a transimpedance amplifier. Only the supply bypass capacitors are not shown.  $C_D$  represents the photo diode capacitance which is given on its datasheet.  $C_{CM}$  is the input common mode capacitance of the op amp and, for the LMV793 it is shown in the last drawing of the Typical [Performance](#page-5-0) [Characteristics](#page-5-0) section of this datasheet. In [Figure](#page-20-0) 56 the inverting input pin of the LMV793 is kept at virtual ground. Even though the diode is connected to the 2.5V line, a power supply line is AC ground, thus  $C_D$  is connected to ground.

[Figure](#page-20-1) 57 shows the schematic needed to derive F, the feedback factor, for a transimpedance amplifier. In this figure  $C_D + C_{CM} = C_{IN}$ . Therefore it is critical that the designer knows the diode capacitance and the op amp input capacitance. The photo diode is close to an ideal current source once its capacitance is included in the model. What kind of circuit is this? Without  $C_F$  there is only an input capacitor and a feedback resistor. This circuit is a differentiator! Remember, differentiator circuits are inherently unstable and must be compensated. In this case  $C_F$ compensates the circuit.



**Figure 57. Transimpedance Feedback Model**

<span id="page-20-1"></span>Using feedback theory,  $F = V_A/V_{\text{OUT}}$ , this becomes a voltage divider giving the following equation:

$$
F = \frac{1 + sC_F R_F}{1 + sR_F (C_F + C_{\text{IN}})}
$$
\n
$$
(12)
$$

The noise gain is 1/F. Because this is a differentiator circuit, a zero must be inserted. The location of the zero is given by:

$$
f_z = \frac{1}{1 + sR_F(C_F + C_{\text{IN}})}
$$
\n(13)

 $C_F$  has been added for stability. The addition of this part adds a pole to the circuit. The pole is located at:

$$
f_{\rm p} = \frac{1}{1 + \text{sC}_{\rm F}R_{\rm F}}
$$

To attain maximum bandwidth and still have good stability the pole is to be located on the open loop gain curve which is A. If additional compensation is required one can always increase the value of  $C_F$ , but this will also reduce the bandwidth of the circuit. Therefore  $A = 1/F$ , or  $AF = 1$ . For A the equation is:

Copyright © 2007–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOSAX6D&partnum=LMV793) Feedback 21

SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**

$$
A = \frac{\omega_{GBW}}{\omega} = \frac{f_{GBW}}{f}
$$
 (15)

The expression  $f_{GBW}$  is the gain bandwidth product of the part. For a unity gain stable part this is the frequency where A = 1. For the LMV793  $f_{GBW}$  = 88 MHz. Multiplying A and F results in the following equation:

$$
AF \Big|_{f_P} = \frac{f_{GBW}}{f} \times \frac{1 + sC_F R_F}{1 + sR_F (C_F + C_{IN})} =
$$
  

$$
\frac{f_{GBW}}{f} \times \frac{\sqrt{1 + \left(\frac{C_F R_F}{C_F R_F}\right)^2}}{\sqrt{1 + \left(\frac{R_F (C_F + C_{IN})}{C_F R_F}\right)^2}} = 1
$$
(16)

For the above equation  $s = j\omega$ . To find the actual amplitude of the equation the square root of the square of the real and imaginary parts are calculated. At the intersection of F and A, we have:

$$
\omega = \frac{1}{C_F R_F} \tag{17}
$$

After a bit of algebraic manipulation the above equation reduces to:

$$
1 + \left(\frac{C_F + C_N}{C_F}\right)^2 = 8\pi^2 \int_{GBW}^2 R_F^2 C_F^2
$$
\n(18)

1 +  $\left(\frac{1}{C_F}\right) = 8\pi^2 f_{GBW}^2$ <br>above equation the only<br>with. An excel spread sho<br>on, the value of C<sub>F</sub> when<br>osest standard value is us<br>a moving the lab, the trams.<br>V<sub>OUT</sub> =  $\frac{-R_F}{2\pi^2}$  x  $I_{DIODE}$ In the above equation the only unknown is  $C_F$ . In trying to solve this equation the fourth power of  $C_F$  must be dealt with. An excel spread sheet with this equation can be used and all the known values entered. Then through iteration, the value of  $C_F$  when both sides are equal will be found. That is the correct value for  $C_F$ , and of course the closest standard value is used for  $C_F$ .

Before moving the lab, the transfer function of the transimpedance amplifier must be found and the units must be in Ohms.

$$
V_{\text{OUT}} = \frac{-R_{\text{F}}}{1 + sC_{\text{F}}R_{\text{F}}} \times I_{\text{DIODE}}
$$
\n(19)

<span id="page-21-0"></span>The LMV793 was evaluated for R<sub>F</sub> = 10 kΩ and 100 kΩ, representing a somewhat lower gain configuration and with the 100 kΩ feedback resistor a fairly high gain configuration. The R<sub>F</sub> = 10 kΩ is covered first. Looking at the [Figure](#page-10-0) 39 chart for C<sub>CM</sub> for the operating point selected C<sub>CM</sub> = 15 pF. Note that for split supplies V<sub>CM</sub> = 2.5V, C<sub>IN</sub> = 22 pF and  $f_{GBW}$  = 88 MHz. Solving for C<sub>F</sub> the calculated value is 1.75 pF, so 1.8 pF is selected for use. Checking the frequency of the pole finds that it is at 8.8 MHz, which is right at the minimum gain recommended for this part. Some over compensation was necessary for stability and the final selected value for  $C_F$  is 2.7 pF. This moves the pole to 5.9 MHz. [Figure](#page-22-0) 58 and Figure 59 show the rise and fall times obtained in the lab with a 1V output swing. The laser diode was difficult to drive due to thermal effects making the starting and ending point of the pulse quite different, therefore the two separate scope pictures.



**Figure 58. Fall Time**



**[www.ti.com](http://www.ti.com)** SNOSAX6D –MARCH 2007–REVISED MARCH 2013



**Figure 59. Rise Time**

<span id="page-22-0"></span>In [Figure](#page-21-0) 58 the ringing and the hump during the on time is from the laser. The higher drive levels for the laser gave ringing in the light source as well as light changing from the thermal characteristics. The hump is due to the thermal characteristics.

Solving for C<sub>F</sub> using a 100 kΩ feedback resistor, the calculated value is 0.54 pF. One of the problems with more gain is the very small value for  $C_F$ . A 0.5 pF capacitor was used, its measured value being 0.64 pF. For the 0.64 pF location the pole is at 2.5 MHz. [Figure](#page-22-1) 60 shows the response for a 1V output.



**Figure 60. High Gain Response**

<span id="page-22-2"></span><span id="page-22-1"></span>A transimpedance amplifier is an excellent application for the LMV793. Even with the high gain using a 100 kΩ feedback resistor, the bandwidth is still well over 1 MHz. Other than a little over compensation for the 10 kΩ feedback resistor configuration using the LMV793 was quite easy. Of course a very good board layout was also used for this test. For information on photo diodes please contact OSI Optoelectronics, (310) 978-0516. For further information on transimpedance amplifiers please contact your Texas Instruments representative.

SNOSAX6D –MARCH 2007–REVISED MARCH 2013 **[www.ti.com](http://www.ti.com)**







## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com 5-Jan-2022

## **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





Pack Materials-Page 1



www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



- NOTES:
- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.

# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: А. All linear dimensions are in millimeters.

 $B.$ This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



NOTES: Α. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)