



Sample &

Buy







## SN65HVD1050

SLLS632C - DECEMBER 2005-REVISED FEBRUARY 2015

# SN65HVD1050 EMC Optimized CAN Bus Transceiver

## 1 Features

- Improved Replacement for the TJA1050
- High Electromagnetic Immunity (EMI)
- Very Low Electromagnetic Emissions (EME)
- Meets or Exceeds the Requirements of ISO 11898-2
- CAN Bus-Fault Protection of –27 V to 40 V
- Dominant Time-Out Function
- Power-Up and Power-Down Glitch-Free CAN Bus Inputs and Outputs
  - High Input Impedance With Low V<sub>CC</sub>
  - Monotonic Outputs During Power Cycling

## 2 Applications

- Industrial Automation
  - DeviceNet<sup>™</sup> Data Buses (Vendor ID #806)
- SAE J2284 High-Speed CAN Bus for Automotive Applications
- SAE J1939 Standard Data Bus Interface
- ISO 11783 Standard Data Bus Interface
- NMEA 2000 Standard Data Bus Interface

## 3 Description

The SN65HVD1050 meets or exceeds the specifications of the ISO 11898 standard for use in applications employing a Controller Area Network (CAN).

As a CAN transceiver, this device provides differential transmit capability to the bus and differential receive capability to a CAN controller at signaling rates up to 1 megabit per second (Mbps) <sup>(1)</sup>.

The SN65HVD1050 is designed for operation in especially harsh environments. As a result, the device features cross-wire, overvoltage and loss of ground protection from -27 V to 40 V, overtemperature shutdown, a -12-V to 12-V common-mode range, and will withstand voltage transients from -200 V to 200 V according to ISO 7637.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| SN65HVD1050 | SOIC (8) | 4.90 mm × 3.91 mm |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second)



**Functional Block Diagram** 

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**

| 1 | Feat | ures 1                                |
|---|------|---------------------------------------|
| 2 |      | lications 1                           |
| 3 | Desc | cription 1                            |
| 4 | Revi | sion History2                         |
| 5 |      | cription (Continued)3                 |
| 6 |      | Configuration and Functions           |
| 7 |      | cifications 4                         |
|   | 7.1  | Absolute Maximum Ratings 4            |
|   | 7.2  | ESD Ratings 4                         |
|   | 7.3  | Recommended Operating Conditions 4    |
|   | 7.4  | Thermal Information 5                 |
|   | 7.5  | Driver Electrical Characteristics 5   |
|   | 7.6  | Receiver Electrical Characteristics 6 |
|   | 7.7  | Device Switching Characteristics      |
|   | 7.8  | Driver Switching Characteristics 6    |
|   | 7.9  | Receiver Switching Characteristics7   |
|   | 7.10 | Supply Current7                       |
|   | 7.11 | S-Pin Characteristics7                |
|   | 7.12 | VREF-Pin Characteristics7             |
|   | 7.13 | Typical Characteristics 8             |

| 8  | Para | meter Measurement Information     | 10 |
|----|------|-----------------------------------|----|
| 9  | Deta | iled Description                  | 14 |
|    | 9.1  | Overview                          | 14 |
|    | 9.2  | Functional Block Diagram          | 14 |
|    | 9.3  | Feature Description               | 14 |
|    | 9.4  | Device Functional Modes           | 15 |
| 10 | Арр  | lication and Implementation       | 18 |
|    | 10.1 | Application Information           | 18 |
|    | 10.2 | Typical Application               | 19 |
|    | 10.3 | System Example                    | 22 |
| 11 | Pow  | ver Supply Recommendations        | 24 |
| 12 | Lay  | out                               | 24 |
|    | 12.1 | Layout Guidelines                 | 24 |
|    | 12.2 | Layout Example                    | 25 |
| 13 | Dev  | ice and Documentation Support     | 26 |
|    | 13.1 | Trademarks                        | 26 |
|    | 13.2 | Electrostatic Discharge Caution   | 26 |
|    | 13.3 | Glossary                          | 26 |
| 14 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | mation                            | 26 |
|    |      |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (March 2010) to Revision C

| • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional |
|---|------------------------------------------------------------------------------------------------------------------|
|   | Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device      |
|   | and Documentation Support section, and Mechanical, Packaging, and Orderable Information section                  |

#### Changes from Revision A (May 2007) to Revision B

| • | Deleted The device is also qualified for use in ISO 11898-2 automotive applications in accordance with AEC-Q100." and footnote, "The device is available with Q100 qualification as the SN65HVD1050Q." | 1 |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Changed V <sub>CC</sub> min/max range from 4.75-5.25V to 4.5-5.5V                                                                                                                                      | 4 |
| • | Changed V <sub>IH</sub> max from 5.25V to 5.5V                                                                                                                                                         | 4 |
| • | Added rows for various parameters showing parameters with V <sub>CC</sub> ±5% and ±10%                                                                                                                 |   |
| • | Added Signaling Rate spec, min 20kbps                                                                                                                                                                  | 4 |
| • | Changed V <sub>IH</sub> min from 2 to 2.1V                                                                                                                                                             | 4 |
| • | Changed Bus output voltage (Dominant) CANH 4.5V < V <sub>CC</sub> < 5.5V from 4.75 to 5.2                                                                                                              |   |

www.ti.com

Page

1

Page



## **5** Description (Continued)

Pin 8 provides for two different modes of operation: high-speed or silent mode. The high-speed mode of operation is selected by connecting S (pin 8) to ground.

If a high logic level is applied to the S pin of the SN65HVD1050, the device enters a listen-only silent mode during which the driver is switched off while the receiver remains fully functional.

In silent mode, all bus activity is passed by the receiver output to the local protocol controller. When data transmission is required, the local protocol controller reverses this low-current silent mode by placing a logic-low on the S pin to resume full operation.

A dominant time-out circuit in the SN65HVD1050 prevents the driver from blocking network communication with a hardware or software failure. The time-out circuit is triggered by a falling edge on TXD (pin 1). If no rising edge is seen before the time-out constant of the circuit expires, the driver is disabled. The circuit is then reset by the next rising edge on TXD.

 $V_{ref}$  (pin 5) is available as a  $V_{CC}/2$  voltage reference to stabilize the output common mode voltage point.

The SN65HVD1050 is characterized for operation from -40°C to 125°C.

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN     NAME   NO. |   | ТҮРЕ   | DESCRIPTION                                                                                                                    |  |
|--------------------|---|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
|                    |   | ITFE   | DESCRIPTION                                                                                                                    |  |
| TXD                | 1 | I      | CAN transmit data input (LOW for dominant and HIGH for recessive bus states)                                                   |  |
| GND                | 2 | GND    | Device ground                                                                                                                  |  |
| V <sub>CC</sub>    | 3 | Supply | ransceiver 5-V supply                                                                                                          |  |
| RXD                | 4 | 0      | CAN receive data output (LOW for dominant and HIGH for recessive bus states)                                                   |  |
| V <sub>REF</sub>   | 5 | 0      | Reference output voltage                                                                                                       |  |
| CANL               | 6 | I/O    | Low level CAN bus line                                                                                                         |  |
| CANH               | 7 | I/O    | High level CAN bus line                                                                                                        |  |
| S                  | 8 | I      | Mode select pin (Logic LOW places the device in high-speed mode and logic HIGH places the device in a listen-only silent mode) |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                  |                                                                   | MIN  | MAX | UNIT |
|------------------|-------------------------------------------------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>                                     | -0.3 | 7   | V    |
|                  | Voltage range at any bus terminal (CANH, CANL, V <sub>ref</sub> ) | -27  | 40  | V    |
| I <sub>O</sub>   | Receiver output current                                           |      | 20  | mA   |
| VI               | Voltage input, transient pulse <sup>(3)</sup> (CANH, CANL)        | -200 | 200 | V    |
| VI               | Voltage input range (TXD, S)                                      | -0.5 | 6   | V    |
| $T_J$            | Junction temperature                                              | -55  | 170 | °C   |
| T <sub>stg</sub> | Storage temperature                                               | -40  | 125 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with ISO 7637, test pulses 1, 2, 3a, 3b, 5, 6, and 7.

## 7.2 ESD Ratings

|                    |                         |                                                                      |                          | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------|--------------------------|-------|------|
|                    |                         | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins                 | ±8000 |      |
|                    |                         | ANSI/ESDA/JEDEC JS-001(1)                                            | Bus pins vs GND          | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JED C101 <sup>(2)</sup>              | EC specification JESD22- | ±1500 | V    |
|                    |                         | Machine Model, ANSI/ESDS5.2-1996                                     |                          | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

|                            |                             |                                                                                                      | MIN | NOM | MAX             | UNIT |
|----------------------------|-----------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>            | Supply voltage              |                                                                                                      | 4.5 |     | 5.5             | V    |
| $V_{I} \text{ or } V_{IC}$ | Voltage at any bus terminal | (separately or common mode)                                                                          | -12 |     | 12              | V    |
| V <sub>IH</sub>            |                             | TYD C                                                                                                | 2.1 |     | $V_{\text{CC}}$ | V    |
| V <sub>IL</sub>            | Low-level input voltage     | TXD, S                                                                                               | 0   |     | 0.8             | V    |
| V <sub>ID</sub>            | Differential input voltage  |                                                                                                      | -7  |     | 7               | V    |
|                            | High-level output current   | Driver                                                                                               | -70 |     |                 | mA   |
| юн                         |                             | Receiver                                                                                             | -2  |     |                 |      |
|                            |                             | Driver                                                                                               |     |     | 70              |      |
| IOL                        | Low-level output current    | Receiver                                                                                             |     |     | 2               | mA   |
| TJ                         | Junction temperature        | See Absolute Maximum Ratings <sup>(1)</sup> , 1-Mbps minimum signaling rate with $R_L$ = 54 $\Omega$ | -40 |     | 150             | °C   |
|                            | Signaling Rate              |                                                                                                      | 20  |     |                 | kbps |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.4 Thermal Information

|                         |                                                                                                                                                                 | SN65HVD1050 |      |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
|                         | THERMAL METRIC <sup>(1)</sup>                                                                                                                                   | D (SOIC)    | UNIT |
|                         |                                                                                                                                                                 | 8 PINS      |      |
| Р                       | Junction-to-air, Low-K thermal resistance <sup>(2)</sup>                                                                                                        | 211         |      |
| R <sub>θJA</sub>        | Junction-to-air, High-K thermal resistance                                                                                                                      | 131         |      |
| R <sub>0JC(top)</sub>   | Junction-to-case (top) thermal resistance                                                                                                                       | 79          |      |
| $R_{\theta JB}$         | Junction-to-board thermal resistance                                                                                                                            | 53          | °C/W |
| ΨJT                     | Junction-to-top characterization parameter                                                                                                                      | 10.3        |      |
| Ψ <sub>JB</sub>         | Junction-to-board characterization parameter                                                                                                                    | 56.6        |      |
| R <sub>0JC(bot)</sub>   | Junction-to-case (bottom) thermal resistance                                                                                                                    | 112         |      |
|                         | Average power dissipation, $V_{CC}$ = 5.0V, $T_j$ = 27°C, $R_L$ = 60 $\Omega$ , S at 0V, Input to TXD a 500 kHz, 50% duty cycle square wave. CL at RXD = 15 pF  | 170         | ~)\/ |
| PD                      | Average power dissipation, $V_{CC}$ = 5.5V, $T_j$ = 130°C, $R_L$ = 45 $\Omega$ , S at 0V, Input to TXD a 500 kHz, 50% duty cycle square wave. CL at RXD = 15 pF | 170         | mW   |
| T <sub>J_shutdown</sub> | Junction temperature, thermal shutdown <sup>(3)</sup>                                                                                                           | 190         | °C   |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953. Tested in accordance with the Low-K or High-K thermal metric definitions of EIA/JESD51-3 for leaded surface-mount packages. (1)

(2) (3) Extended operation in thermal shutdown may affect device reliability, see APPLICATIONS INFORMATION.

## 7.5 Driver Electrical Characteristics

over recommended operating conditiions (unless otherwise noted)

|                     | PARAMETER                                      |                                          | TEST CO                                              | NDITIONS                        | MIN    | TYP <sup>(1)</sup> | MAX   | UNIT |
|---------------------|------------------------------------------------|------------------------------------------|------------------------------------------------------|---------------------------------|--------|--------------------|-------|------|
|                     |                                                | CANUL                                    |                                                      | 4.75V < V <sub>CC</sub> < 5.25V | 2.9    | 3.4                | 4.5   |      |
| M                   |                                                | CANH                                     | $V_I = 0V$ , S at $0V$ , $R_L =$                     | $4.5V < V_{CC} < 5.5V$          | 2.75   |                    | 5.2   | V    |
| V <sub>O(D)</sub>   | Bus output voltage (Dominant)                  | CANI                                     | - 60 Ω, See Figure 11<br>and Figure 12               | $4.75V < V_{CC} < 5.25V$        | 0.8    |                    | 1.5   | v    |
|                     |                                                | CANL                                     | , i i i i i i i i i i i i i i i i i i i              | $4.5V < V_{CC} < 5.5V$          |        |                    | 1.6   |      |
|                     |                                                |                                          | $V_I = 3V$ , S at 0V, $R_L =$                        | $4.75V < V_{CC} < 5.25V$        | 2      | 2.3                | 3     |      |
| V <sub>O(R)</sub>   | Bus output voltage (Recessive)                 |                                          | 60 $\Omega$ , See Figure 11 and Figure 12            | $4.5V < V_{CC} < 5.5V$          | 1.8    |                    | 3     | V    |
|                     |                                                |                                          | $V_{I} = 0V, R_{L} = 60 \ \Omega, S$                 | $4.75V < V_{CC} < 5.25V$        | 1.5    |                    | 3     |      |
| V                   | Differential output valters (Dem               | in ont)                                  | at 0V, See Figure 11,<br>Figure 12, and<br>Figure 13 | 4.5V < V <sub>CC</sub> < 5.5V   | 1.4    |                    | 3     | V    |
| V <sub>OD(D)</sub>  | Differential output voltage (Dom               | inani)                                   | $V_{I} = 0V, R_{L} = 45 \ \Omega, S$                 | $4.75V < V_{CC} < 5.25V$        | 1.4    |                    | 3     | V    |
|                     |                                                |                                          | at 0V, See Figure 11,<br>Figure 12, and<br>Figure 13 | 4.5V < V <sub>CC</sub> < 5.5V   | 1.3    |                    | 3     |      |
| V                   | Differential output voltage (Rec               |                                          | $V_1 = 3V$ , S at 0V, See Figure 11 and Figure 12    |                                 | -0.012 |                    | 0.012 | V    |
| V <sub>OD(R)</sub>  | Differential output voltage (Rec               | essive)                                  | $V_I = 3V$ , S at 0V, No L                           | oad                             | -0.5   |                    | 0.05  | v    |
| V                   | Steady state common-mode ou                    | state common-mode output $4.75V < V_{C}$ | $4.75V < V_{CC} < 5.25V$                             | 2                               | 2.3    | 3                  | V     |      |
| V <sub>OC(ss)</sub> | voltage                                        |                                          | S at 0V, Figure 18 4.5V < V <sub>CC</sub> < 5.5V     |                                 | 1.9    |                    | 3     | v    |
| $\Delta V_{OC(ss)}$ | Change in steady-state commo<br>output voltage | n-mode                                   |                                                      |                                 |        | 30                 |       | mV   |
| I <sub>IH</sub>     | High-level input current, TXD in               | put                                      | V <sub>I</sub> at V <sub>CC</sub>                    |                                 | -2     |                    | 2     |      |
| IIL                 | Low-level input current, TXD in                | out                                      | V <sub>I</sub> at 0V                                 |                                 | -50    |                    | -10   | μA   |
| I <sub>O(off)</sub> | Power-off TXD output current                   |                                          | $V_{CC}$ at 0V, TXD at 5V                            |                                 |        |                    | 1     |      |
|                     |                                                |                                          | V <sub>CANH</sub> = -12V, CANL C                     | Open, See Figure 21             | -105   | -72                |       | mA   |
| 1                   | Short-circuit steady-state outpu               | tourroot                                 | V <sub>CANH</sub> = 12V, CANL O                      | pen, SeeFigure 21               |        | 0.36               | 1     |      |
| I <sub>OS(ss)</sub> | Short-Circuit Steady-State Outpu               | Current                                  | $V_{CANL} = -12V, CANH C$                            | Open, See Figure 21             | -1     | -0.5               |       |      |
|                     |                                                |                                          | $V_{CANL} = 12V$ , CANH (                            | Open, See Figure 21             |        | 71                 | 105   |      |
| Co                  | Output capacitance                             |                                          | See receiver input cap                               | acitance                        |        |                    |       |      |

(1) All typical values are at 25°C with a 5-V supply.

SLLS632C - DECEMBER 2005-REVISED FEBRUARY 2015

www.ti.com

STRUMENTS

EXAS

## 7.6 Receiver Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                                   | TEST (                                       | CONDITIONS                                                                                                                                                                              | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| V <sub>IT+</sub>    | Positive-going input threshold voltage                                                      | S at 0V. See Tabl                            | o 1                                                                                                                                                                                     |     | 800                | 900 |      |
| V <sub>IT</sub>     | Negative-going input threshold voltage                                                      | S at UV, See Tabl                            | eı                                                                                                                                                                                      | 500 | 650                |     | mV   |
| V <sub>hys</sub>    | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT–</sub> )                                   |                                              |                                                                                                                                                                                         | 100 | 125                |     | l    |
|                     | 1 Pate land and and the trans                                                               | $I_{O} = -2 \text{ mA}$ , See                | $\begin{array}{c c} I_{O} = -2 \text{ mA, See} & 4.75 \text{V} < \text{V}_{CC} < 5.25 \text{V} \\ \hline \text{Figure 16} & 4.5 \text{V} < \text{V}_{CC} < 5.5 \text{V} \\ \end{array}$ |     | 4.6                |     |      |
| V <sub>OH</sub>     | High-level output voltage                                                                   | Figure 16                                    |                                                                                                                                                                                         |     |                    |     | V    |
| V <sub>OL</sub>     | Low-level output voltage                                                                    | I <sub>O</sub> = 2 mA, See Fi                | gure 16                                                                                                                                                                                 |     | 0.2                | 0.4 | V    |
| I <sub>I(off)</sub> | Power-off bus input current                                                                 | Other pin at 0V,                             | CANH or CANL = 5V,<br>Other pin at 0V,<br>$V_{CC}$ at 0V, TXD at 0V                                                                                                                     |     | 165                | 250 | μA   |
| I <sub>O(off)</sub> | Power-off RXD leakage current                                                               | V <sub>CC</sub> at 0V, RXD a                 | t 5V                                                                                                                                                                                    |     |                    | 20  | μA   |
| CI                  | Input capacitance to ground, (CANH or CANL)                                                 | TXD at 3V,<br>V <sub>I</sub> = 0.4 sin (4Ε6π | rt) + 2.5V                                                                                                                                                                              |     | 13                 |     | pF   |
| C <sub>ID</sub>     | Differential input capacitance                                                              | TXD at 3V, $V_I = 0$                         | .4 sin (4E6πt)                                                                                                                                                                          |     | 5                  |     | •    |
| R <sub>ID</sub>     | Differential input resistance                                                               |                                              | N/                                                                                                                                                                                      | 30  |                    | 80  |      |
| R <sub>IN</sub>     | Input resistance, (CANH or CANL)                                                            | 1 XD at 3V, S at 0                           | TXD at 3V, S at 0V                                                                                                                                                                      |     | 30                 | 40  | kΩ   |
| R <sub>I(m)</sub>   | Input resistance matching<br>[1 – (R <sub>IN (CANH)</sub> / R <sub>IN (CANL</sub> )] x 100% | $V_{(CANH)} = V_{(CANL)}$                    |                                                                                                                                                                                         | -3% | 0%                 | 3%  |      |

(1) All typical values are at 25°C with a 5-V supply.

## 7.7 Device Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                          | TEST            | MIN                             | TYP MAX | UNIT |    |
|-----------------------|----------------------------------------------------|-----------------|---------------------------------|---------|------|----|
| t <sub>d(LOOP1)</sub> | Total loop delay, driver input to receiver output, |                 | $4.75V < V_{CC} < 5.25V$        | 90      | 190  |    |
|                       | recessive to dominant                              | riguie 10, 0 at | $4.5V < V_{CC} < 5.5V$          | 85      | 195  | -  |
| t <sub>d(LOOP2)</sub> | Total loop delay, driver input to receiver output, |                 | 4.75V < V <sub>CC</sub> < 5.25V | 90      | 190  | ns |
|                       | dominant to recessive                              |                 | 4.5V < V <sub>CC</sub> < 5.5V   | 85      | 195  |    |

## 7.8 Driver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                        | TE                    | MIN                             | TYP | MAX | UNIT |    |
|--------------------|--------------------------------------------------|-----------------------|---------------------------------|-----|-----|------|----|
| t <sub>PLH</sub>   | Propagation delay time, low-to-high-level output |                       |                                 | 25  | 65  | 120  |    |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low-level output |                       | S at 0V, See Figure 14          |     |     | 90   |    |
| t <sub>r</sub>     | Differential output signal rise time             | S at UV, See          |                                 | 25  |     | ns   |    |
| t <sub>f</sub>     | Differential output signal fall time             |                       |                                 |     |     |      |    |
| t <sub>en</sub>    | Enable time from silent mode to dominant         | See Figure 1          | See Figure 17                   |     |     | 1    | μs |
| t <sub>(dom)</sub> | Deminent time aut                                | ↓V <sub>I</sub> , See | 4.75V < V <sub>CC</sub> < 5.25V | 300 | 450 | 700  |    |
|                    | Dominant time-out                                | Figure 20             | $4.5V < V_{CC} < 5.5V$          | 280 |     | 700  | μs |



## 7.9 Receiver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                        | TEST CO                   | MIN                      | TYP | MAX | UNIT |    |
|------------------|--------------------------------------------------|---------------------------|--------------------------|-----|-----|------|----|
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output |                           | $4.75V < V_{CC} < 5.25V$ | 60  | 100 | 130  |    |
|                  |                                                  | S at 0V or $V_{CC}$ , See | $4.5V < V_{CC} < 5.5V$   | 60  |     | 135  |    |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output |                           | $4.75V < V_{CC} < 5.25V$ | 45  | 70  | 90   | ~~ |
|                  |                                                  |                           | $4.5V < V_{CC} < 5.5V$   | 45  |     | 95   | ns |
| t <sub>r</sub>   | Output signal rise time                          |                           |                          |     | 8   |      |    |
| t <sub>f</sub>   | Output signal fall time                          |                           |                          |     | 8   |      |    |

## 7.10 Supply Current

over recommended operating conditions (unless otherwise noted)

| PARAMETER |                    | TEST CONDITIONS |                                       | MIN                      | TYP | MAX | UNIT |     |
|-----------|--------------------|-----------------|---------------------------------------|--------------------------|-----|-----|------|-----|
| Icc       |                    | Silent mode     | S at $V_{CC}$ , $V_I = V_{CC}$        |                          |     | 6   | 10   |     |
|           | EV Supply ourrest  | Dominant        |                                       | $4.75V < V_{CC} < 5.25V$ |     | 50  | 70   | ~ ^ |
|           | 5-V Supply current | Dominant        | $V_I = 0V, 60 \Omega$ Load, S at $0V$ | 4.5V < $V_{CC}$ < 5.5V   |     |     | 75   | mA  |
|           |                    | Recessive       | $V_I = V_{CC}$ , No Load, S at 0V     |                          |     | 6   | 10   |     |

## 7.11 S-Pin Characteristics

over recommended operating conditiions (unless otherwise noted)

| PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------------|-----------------|-----|-----|-----|------|
| IIH High level input current | S at 2V         | 20  | 40  | 70  |      |
| IIL Low level input current  | S at 0.8V       | 5   | 20  | 30  | μA   |

## 7.12 VREF-Pin Characteristics

over operating free-air temperature range (unless otherwise noted)

|           | PARAMETER                | TEST CONDITIONS                 | MIN                | TYP         | MAX         | UNIT |
|-----------|--------------------------|---------------------------------|--------------------|-------------|-------------|------|
| $V_{REF}$ | Reference output voltage | –50 μA < I <sub>O</sub> < 50 μA | 0.4V <sub>CC</sub> | $0.5V_{CC}$ | $0.6V_{CC}$ | V    |

## 7.13 Typical Characteristics





## **Typical Characteristics (continued)**





## 8 Parameter Measurement Information











Figure 14. Driver Test Circuit and Voltage Waveforms



Figure 15. Receiver Voltage and Current Definitions

Product Folder Links: SN65HVD1050



## Parameter Measurement Information (continued)



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  125 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6ns, Z<sub>O</sub> = 50  $\Omega$ .
- B. C<sub>L</sub> includes instrumentation and fixture capacitance within ±20%.

### Figure 16. Receiver Test Circuit and Voltage Waveforms

|                   | INPUT             |                 |   |                 |  |  |  |
|-------------------|-------------------|-----------------|---|-----------------|--|--|--|
| V <sub>CANH</sub> | V <sub>CANL</sub> | V <sub>ID</sub> |   | R               |  |  |  |
| –11.1V            | -12V              | 900 mV          | L | V <sub>OL</sub> |  |  |  |
| 12V               | 11.1V             | 900 mV          | L |                 |  |  |  |
| -6V               | -12V              | 6V              | L |                 |  |  |  |
| 12V               | 6V                | 6V              | L |                 |  |  |  |
| -11.5V            | -12V              | 500 mV          | Н | V <sub>OH</sub> |  |  |  |
| 12V               | 11.5V             | 500 mV          | Н |                 |  |  |  |
| -12V              | -6V               | 6V              | Н |                 |  |  |  |
| 6V                | 12V               | 6V              | Н |                 |  |  |  |
| Open              | Open              | Х               | Н |                 |  |  |  |

#### Table 1. Differential Input Voltage Threshold Test





NOTE: All V<sub>I</sub> input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_f \leq 6$  ns, Pulse Repetition Rate (PRR) = 25 kHz, 50% duty cycle



Downloaded From Oneyac.com



#### SN65HVD1050 SLLS632C – DECEMBER 2005–REVISED FEBRUARY 2015

www.ti.com









A. All V<sub>I</sub> input pulses are from 0V to V<sub>CC</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle.

## Figure 19. T<sub>(LOOP)</sub> Test Circuit and Waveform



- A. All V<sub>I</sub> input pulses are from 0 V to V<sub>CC</sub> and supplied by a generator having the following characteristics:  $t_r$  or  $t_f \le 6$  ns. Pulse Repetition Rate (PRR) = 500 Hz, 50% duty cycle.
- B.  $C_L = 100 \text{ pF}$  includes instrumentation and fixture capacitance within ±20%.

#### Figure 20. Dominant Time-Out Test Circuit and Waveforms





Figure 21. Driver Short-Circuit Current Test and Waveform

SN65HVD1050 SLLS632C – DECEMBER 2005–REVISED FEBRUARY 2015



## 9 Detailed Description

### 9.1 Overview

The SN65HVD1050 CAN tranceivers is compatible with the ISO1189-2 High Speed CAN (Controller Area Network) physical layer standard. It is designed to interface between the differential bus lines in controller area network and the CAN protocol controller at data rates up to 1 Mbps.

### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Mode Control

#### 9.3.1.1 Normal Mode

Select the normal mode of the device operation by setting the S pin low. The CAN bus driver and receiver are fully operational and the CAN communication is bidirectional. The driver is translating a digital input on TXD to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on RXD.

#### 9.3.1.2 Silent Mode

Activate silent mode (receive only) by setting the S pin high. The CAN driver is turned off while the receiver remains active and RXD outputs the received bus data.

#### NOTE

Silent mode may be used to implement babling idiot protection, to ensure that the driver does not disrupt the network during a local fault. Silent mode may also be used in redundant systems to select or deselect the redundant transceiver (driver) when needed.

#### 9.3.2 TXD Dominant Timeout (DTO)

During normal mode, the mode where the CAN driver is active, the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD_DTO}$ . The DTO circuit is triggered on a falling edge on the driver input, TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen on TXD before the timeout period expires. This frees the CAN bus for communication between other nodes on the network. The CAN driver is re-enabled when a rising edge is seen on the drivier input, TXD, thus clearing the TXD DTO condition. The receiver and RXD pin still reflect the CAN bus, and the bus pins are biased to recessive level during a TXD DTO.



#### Feature Description (continued)

## NOTE

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate on the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD_DTO}$  minimum, limits the minimum data rate. Calculate the minimum transmitted data rate using: Minimum Data Rate = 11 /  $t_{TXD_DTO}$ 

### 9.3.3 Thermal Shutdown

The SN65HVD1050 has a thermal shutdown feature that turns off the driver outputs when the junction temperature nears 190°C. This shutdown prevents catastrophic failure from bus shorts, but does not protect the circuit from possible damage. The user should strive to maintain recommended operating conditions and not exceed absolute-maximum ratings at all times. If an SN65HVD1050 is subjected to many, or long-duration faults that can put the device into thermal shutdown, it should be replaced.

### 9.3.4 V<sub>REF</sub>

A reference voltage of  $V_{CC}/2$  is available through the  $V_{REF}$  output pin. The  $V_{REF}$  voltage should be tied to the common mode point in a split termination network to help stabilize the output common mode voltage. See Figure 27 for more application specific information on properly terminating the CAN bus.

If the V<sub>REF</sub> output pin is not used it can be left floating.

### 9.3.5 Operating Temperature Range

The SN65HVD1050 is characterized for operation from -40°C to 125°C.

## 9.4 Device Functional Modes

| INP                | UTS                                 | OUTP | BUS STATE           |           |
|--------------------|-------------------------------------|------|---------------------|-----------|
| TXD <sup>(1)</sup> | TXD <sup>(1)</sup> S <sup>(1)</sup> |      | CANL <sup>(1)</sup> |           |
| L                  | L or Open                           | Н    | L                   | DOMINANT  |
| Н                  | Х                                   | Z    | Z                   | RECESSIVE |
| Open               | Х                                   | Z    | Z                   | RECESSIVE |
| Х                  | Н                                   | Z    | Z                   | RECESSIVE |

#### Table 2. Driver

(1) H = high level; L = low level; X = irrelevant; ? = indeterminate; Z = high impedance

#### Table 3. Receiver

| DIFFERENTIAL INPUTS<br>V <sub>ID</sub> = V(CANH) – V(CANL) | OUTPUT RXD <sup>(1)</sup> | BUS STATE |
|------------------------------------------------------------|---------------------------|-----------|
| $V_{ID} \ge 0.9V$                                          | L                         | DOMINANT  |
| $0.5V < V_{ID} < 0.9V$                                     | ?                         | ?         |
| $V_{ID} \le 0.5V$                                          | Н                         | RECESSIVE |
| Open                                                       | Н                         | RECESSIVE |

(1) H = high level; L = low level; X = irrelevant; ? = indeterminate; Z = high impedance

| TJA1050 <sup>(1)</sup>     | PARAMETER                               | HVD1050                                          |
|----------------------------|-----------------------------------------|--------------------------------------------------|
| TRANSMITTE                 | R SECTION                               |                                                  |
| V <sub>IH</sub>            | High-level input voltage                | Recommended VIH                                  |
| V <sub>IL</sub>            | Low-level input voltage                 | Recommended V <sub>IL</sub>                      |
| <u></u><br>I <sub>IH</sub> | High-level input current                | Driver I <sub>IH</sub>                           |
| <br>I <sub>IL</sub>        | Low-level input current                 |                                                  |
| BUS SECTION                | J                                       |                                                  |
| ILI                        | Power-off bus input current             | Receiver I <sub>I(off)</sub>                     |
| I <sub>O(SC)</sub>         | Short-circuit output current            | Driver I <sub>OS(SS)</sub>                       |
| V <sub>O(dom)</sub>        | Dominant output voltage                 | Driver V <sub>O(D)</sub>                         |
| V <sub>i(dif)(th)</sub>    | Differential input voltage              | Receiver VIT and recommended VID                 |
| V <sub>i(dif)(hys)</sub>   | Diffrential input hysteresis            | Receiver V <sub>hvs</sub>                        |
| V <sub>O(reces)</sub>      | Recessive output voltage                | Driver V <sub>O(R)</sub>                         |
| V <sub>O(dif)(bus)</sub>   | Differential bus voltage                | Driver V <sub>OD(D)</sub> and V <sub>OD(R)</sub> |
| R <sub>i(cm)</sub>         | CANH, CANL input resistance             | Receiver R <sub>IN</sub>                         |
| R <sub>i(dif)</sub>        | Differential input resistance           | Receiver R <sub>ID</sub>                         |
| R <sub>i(cm)(m)</sub>      | Input resistance matching               | Receiver R <sub>I (m)</sub>                      |
| Ci                         | Input capacitance to ground             | Receiver C <sub>1</sub>                          |
| C <sub>i(dif)</sub>        | Differential input capacitance          | Receiver C <sub>ID</sub>                         |
| RECEIVER SE                | CTION                                   | !                                                |
| I <sub>OH</sub>            | High-level output current               | Recommended I <sub>OH</sub>                      |
| I <sub>OL</sub>            | Low-level output current                | Recommended I <sub>OL</sub>                      |
| Vref PIN SEC               | ΓΙΟΝ                                    | !                                                |
| V <sub>ref</sub>           | Reference output voltage                | Vo                                               |
| TIMING SECT                | ION                                     | !                                                |
| t <sub>d(TXD-BUSon)</sub>  | Delay TXD to bus active                 | Driver t <sub>PLH</sub>                          |
| td(TXD-BUSoff)             | Delay TXD to bus inactive               | Driver t <sub>PHL</sub>                          |
| t <sub>d(BUSon-RXD)</sub>  | Delay bus active to RXD                 | Receiver t <sub>PHL</sub>                        |
| td(BUSoff-RXD)             | Delay bus inactive to RXD               | Receiver t <sub>PLH</sub>                        |
|                            | $t_{d(TXD-BUSon)} + t_{d(BUSon-RXD)}$   | Device t <sub>LOOP1</sub>                        |
|                            | $t_{d(TXD-BUSoff)} + t_{d(BUSoff-RXD)}$ | Device t <sub>LOOP2</sub>                        |
| t <sub>dom(TXD)</sub>      | Dominant time out                       | Driver t <sub>(dom)</sub>                        |
| S PIN SECTIO               | N                                       |                                                  |
| V <sub>IH</sub>            | High-level input voltage                | Recommended V <sub>IH</sub>                      |
| V <sub>IL</sub>            | Low-level input voltage                 | Recommended VIL                                  |
| I <sub>IH</sub>            | High-level input current                | I <sub>IH</sub>                                  |
| IIL                        | Low-level input current                 | I <sub>IL</sub>                                  |

## Table 4. Parametric Cross Reference With the TJA1050

(1) From TJA1050 Product Specification, Philips Semiconductors, 2002 May 16.

www.ti.com





Figure 22. Equivalent Input and Output Schematic Diagrams

## **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

The CAN bus has two states during powered operation of the device; dominant and recessive. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the D and R pin. A recessive bus state is when the bus is biased to  $V_{CC}/2$  via the high-resistance internal resistors  $R_{IN}$  and  $R_{ID}$  of the receiver, corresponding to a logic high on the D and R pins. See Figure 23 and Figure 24.



Figure 24. Simplified Recessive Common Mode Bias and Receiver

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the link layer portion of the CAN protocol. The different nodes on the network are typically connected through the use of a  $120-\Omega$  characteristic impedance twisted-pair cable with termination on both ends of the bus.

Downloaded From Oneyac.com





### **10.2 Typical Application**



Figure 25. Typical Application Schematic

#### 10.2.1 Design Requirements

### 10.2.1.1 Bus Loading, Length, and Number of Nodes

The ISO 11898 Standard specifies up to 1 Mbps data rate, maximum bus length of 40 meters, maximum drop line (stub) length of 0.3 meters and a maximum of 30 nodes. However, with careful network design, the system may have longer cables, longer stub lengths, and many more nodes to a bus. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898 standard. They have made system level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, CAN Kingdom, DeviceNet and NMEA200.



Figure 26. Typical CAN Bus

#### SN65HVD1050 SLLS632C – DECEMBER 2005–REVISED FEBRUARY 2015



www.ti.com

## **Typical Application (continued)**

A high number of nodes requires a transceiver with high input impedance and wide common mode range such as the SN65HVD1050 CAN transceiver. ISO 11898-2 specifies the driver differential output with a 60- $\Omega$  load (two 120- $\Omega$  termination resistors in parallel) and the differential output must be greater than 1.5 V. The SN65HVD1050 device is specified to meet the 1.5-V requirement with a 60- $\Omega$  load, and additionally specified with a differential output voltage minimum of 1.2 V across a common mode range of -2 V to 7 V via a 330- $\Omega$  coupling network. This network represents the bus loading of 90 SN65HVD1050 transceivers based on their minimum differential input resistance of 30 k $\Omega$ . Therefore, the SN65HVD1050 supports up to 90 transceivers on a single bus segment with margin to the 1.2-V minimum differential input voltage requirement at each node.

For CAN network design, margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes may be lower. Bus length may also be extended beyond the original ISO 11898 standard of 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1-km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898 CAN standard.

## 10.2.1.2 CAN Termination

The ISO 11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with 120- $\Omega$  characteristic impedance (Z<sub>O</sub>). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus the termination must be carefully placed so that it is not removed from the bus.

Termination is typically a  $120-\Omega$  resistor at each end of the bus. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used (see Figure 27). Split termination uses two  $60-\Omega$  resistors with a capacitor in the middle of these resistors to ground. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common mode voltages at the start and end of message transmissions.

Care should be taken when determining the power ratings of the termination resistors. A typical worst case fault condition is if the system power supply and ground were shorted across the termination resistance which would result in much higher current through the termination resistance than the CAN transceiver's current limit.





## 10.2.1.2.1 Loop Propagation Delay

Transceiver loop delay is a measure of the overall device propagation delay, consisting of the delay from the driver input (TXD pin) to the differential outputs (CANH and CANL pins), plus the delay from the receiver inputs (CANH and CANL) to its output (RXD pin). A typical loop delay for the SN65HVD1050 transceiver is displayed in Figure 29.



## **Typical Application (continued)**

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 ESD Protection

A typical application that employees a CAN bus network may require some form of ESD, burst, and surge protection to shield the CAN transceiver against unwanted transients that can potential damage the transceiver. To help shield the SN65HVD1050 transceiver against these high energy transients, transient voltage suppressors can be implemented on the CAN differential bus terminals. These devices will help absorb the impact of a ESD, burst, and/or surge strike.

#### 10.2.2.2 Transient Voltage Suppresser (TVS) Diodes

Transient voltage suppressors are the preferred protection components for a CAN bus due to their low capacitance, which allows them to be designed into every node of a multi-node network without requiring a reduction in data rate. With response times of a few picoseconds and power ratings of up to several kilowatts, TVS diodes present the most effective protection against ESD, burst, and surge transients.



Figure 28. Effect of Transient Voltage Supressor

SLLS632C - DECEMBER 2005-REVISED FEBRUARY 2015



www.ti.com

## Typical Application (continued)

## 10.2.3 Application Curve

Figure 29 shows the typical loop delay for the SN65HVD1050.



Figure 29. tLOOP Delay Waveform

## 10.3 System Example

#### 10.3.1 ISO 11898 Compliance of SN65HVD1050 5-V CAN Transceiver

## 10.3.1.1 Introduction

The SN65HVD1050 CAN transceiver is a 5-V CAN transceiver that meets or exceeds the specification of the ISO 11898 standard for applications employing a controller area network.

## 10.3.1.2 Differential Signal

CAN is a differential bus where complementary signals are sent over two wires and the voltage difference between the two wires defines the logical state of the bus. The differential CAN receiver monitors this voltage difference and outputs the bus state with a single ended logic level output signal.



## System Example (continued)



Figure 30. Differential Output Waveform

The CAN driver creates the differential voltage between CANH and CANL in the dominant state. The dominant differential output of the SN65HVD1050 is greater than 1.5 V and less than 3 V across a  $60-\Omega$  load as defined by the ISO 11898 standard. Figure 30 shows CANH, CANL, and the differential dominanat state level for the SN65HVD1050.

A CAN receiver is required to output a recessive state when less than 500 mV of differential voltage exists on the bus, and a dominant state when more than 900 mV of differential voltage exists on the bus. The CAN receiver must do this with common-mode input voltages from -2 V to 7 V.

## 10.3.1.3 Common-Mode Signal

A common-mode signal is an average voltage of the two signal wires that the differential receiver rejects. The common-mode signal comes from the CAN driver, ground noise, and coupled bus noise. Because the bias voltage of the recessive state of the device is dependent on  $V_{CC}$ , any noise present or variation of  $V_{CC}$  will have an effect on this bias voltage seen by the bus. The SN65HVD1050 CAN transceiver has the recessive bias voltage set to 0.5 ×  $V_{CC}$  to comply with the ISO 11898-2 CAN standard.



## **11** Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100nF ceramic capacitor located as close as possible to the  $V_{CC}$  supply pins as possible. The SN65HVD1050 is a linear voltage regulator suitable for the 5-V supply rail.

## 12 Layout

## 12.1 Layout Guidelines

In order for the PCB design to be successful, start with design of the protection and filtering circuitry. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high frequency layout techniques must be applied during PCB design. On chip IEC ESD protection is good for laboratory and portable equipment but is usually not sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices at the bus connectors. Placement at the connector also prevents these harsh transient events from propagating further into the PCB and system.

Use V<sub>CC</sub> and ground planes to provide low inductance.

NOTE

High frequency current follows the path of least inductance and not the path of least resistance.

Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device. An example placement of the Transient Voltage Suppression (TVS) device indicated as D1 (either bidirectional diode or varistor solution) and bus filter capacitors C5 and C7 are shown in Figure 25.

The bus transient protection and filtering components should be placed as close to the bus connector, J1, as possible. This prevents transients, ESD and noise from penetrating onto the board and disturbing other devices.

Bus termination: Figure 27 shows split termination. This is where the termination is split into two resistors, R5 and R6, with the center or split tap of the termination connected to ground via capacitor C6. Split termination provides common mode filtering for the bus. When termination is placed on the board instead of directly on the bus, care must be taken to ensure the terminating node is not removed from the bus as this will cause signal integrity issues of the bus is not properly terminated on both ends.

Bypass and bulk capacitors should be placed as close as possible to the supply pins of transceiver, examples C2, C3 ( $V_{CC}$ ).

Use at least two vias for  $V_{CC}$  and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

To limit current of digital lines, serial resistors may be used. Examples are R1, R2, R3 and R4.

To filter noise on the digital IO lines, a capacitor may be used close to the input side of the IO as shown by C1 and C4.

Because the internal pullup and pulldown biasing of the device is weak for floating pins, an external  $1-k\Omega$  to  $10-k\Omega$  pullup or pulldown resistor should be used to bias the state of the pin more strongly against noise during transient events.

Pin 1: If an open-drain host processor is used to drive the TXD pin of the device an external pullup resistor between 1 k $\Omega$  and 10 k $\Omega$  should be used to drive the recessive input state of the device.

Pin 5:  $V_{REF}$  should be connected to the center point of a split temrination scheme to help stabalize the common mode volatge to  $V_{CC}/2$ . If  $V_{REF}$  is unused it should be left floating.

Pin 8: Is shown assuming the mode pin, S, will be used. If the device will only be used in normal mode, R3 is not needed and the pads of C4 could be used for the pulldown resistor to GND.



## 12.2 Layout Example



Figure 31. Layout Example



## **13** Device and Documentation Support

## 13.1 Trademarks

DeviceNet is a trademark of Open DeviceNet Vendors Association, Inc. All other trademarks are the property of their respective owners.

## 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65HVD1050DR    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | VP1050                  | Samples |
| SN65HVD1050DRG4  | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | VP1050                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### OTHER QUALIFIED VERSIONS OF SN65HVD1050 :

• Automotive : SN65HVD1050-Q1

• Enhanced Product : SN65HVD1050-EP

NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications



Texas

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD1050DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

Pack Materials-Page 1



# PACKAGE MATERIALS INFORMATION

24-Feb-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD1050DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

Pack Materials-Page 2

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)