











LMR12015, LMR12020

SNVS817B - JUNE 2012-REVISED JUNE 2019

# LMR120xx 20-V<sub>IN</sub>, 1.5-A or 2-A Step-Down Voltage Regulator in WSON Package

#### **Features**

- Input Voltage Range of 3 V to 20 V
- Output Voltage Range of 1 V to 18 V
- LMR12015 and LMR12020 Deliver 1.5-A and 2-A Maximum Output Current, Respectively
- 2-MHz Switching Frequency
- Frequency Synchronization from 1 MHz to 2.35
- 70-nA Shutdown Current
- 1% Voltage-Reference Accuracy
- Peak-Current-Mode PWM Operation
- Thermal Shutdown
- Internally Compensated
- Internal Soft Start
- Tight Accuracy for Powering Digital ICs
- Extremely Easy to Use
- Tiny Overall Solution Reduces System Cost
- Space-Saving WSON (3 x 3 x 0.8 mm) Packaging
- Create a custom design using the LMR12015 WEBENCH® Power Designer or LMR12020 WEBENCH® Power Designer

## Applications

- Point-of-Load Conversions from 3.3-V, 5-V, and 12-V Rails
- **Space-Constrained Applications**

## 3 Description

The LMR120xx regulator is a monolithic, high frequency, PWM step-down DC/DC converter in a 10pin WSON package. It contains all the active functions to provide local DC/DC conversion with fast transient response and accurate regulation in the smallest possible PCB area.

With a minimum of external components the LMR12015/20 is easy to use. The ability to drive 1.5-A or 2-A loads, with an internal 150-mΩ NMOS switch results in the best power density available. The control circuitry allows for on-times as low as 65 ns, thus supporting exceptionally high frequency conversion. Switching frequency is internally set to 2 MHz and synchronizable from 1 to 2.35 MHz, which allows the use of extremely small surface mount inductors and chip capacitors. Even though the operating frequency is very high, efficiencies up to 90% are easy to achieve. External shutdown is included featuring an ultra-low shutdown current of 70 nA. The LMR12015/20 utilizes peak current mode control and internal compensation to provide highperformance regulation over a wide range of operating conditions. Additional features include internal soft-start circuitry to reduce inrush current, pulse-by-pulse current limit, thermal shutdown, and output overvoltage protection.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LMR12015    | WCON (40) | 3.00 mm × 3.00 mm |
| LMR12020    | WSON (10) | 3.00 mm x 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Application Circuit





# **Table of Contents**

| 1 | Features 1                              | 8  | Application and Implementation                      | 16                 |
|---|-----------------------------------------|----|-----------------------------------------------------|--------------------|
| 2 | Applications 1                          |    | 8.1 Application Information                         | 16                 |
| 3 | Description 1                           |    | 8.2 Typical Application                             | 16                 |
| 4 | Revision History2                       | 9  | Layout                                              | 33                 |
| 5 | Pin Configuration and Functions3        |    | 9.1 Layout Considerations                           | 33                 |
| 6 | Specifications4                         | 10 | Device and Documentation Support                    | 35                 |
| • | 6.1 Absolute Maximum Ratings            |    | 10.1 Device Support                                 | 35                 |
|   | 6.2 Recommended Operating Ratings       |    | 10.2 Related Links                                  | 35                 |
|   | 6.3 Electrical Characteristics          |    | 10.3 Receiving Notification of Documentation Update | es <mark>38</mark> |
|   | 6.4 Typical Performance Characteristics |    | 10.4 Community Resources                            | 35                 |
| 7 | Detailed Description                    |    | 10.5 Trademarks                                     | 36                 |
| • | 7.1 Overview                            |    | 10.6 Electrostatic Discharge Caution                | 36                 |
|   | 7.2 Functional Block Diagram            |    | 10.7 Glossary                                       | 36                 |
|   | 7.3 Feature Description                 | 11 | Mechanical, Packaging, and Orderable                | 0.4                |
|   | 7.4 Device Operation Modes 14           |    | Information                                         | 36                 |
|   |                                         |    |                                                     |                    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| changes from Revision A (April 2013) to Revision B               |      |  |  |  |
|------------------------------------------------------------------|------|--|--|--|
| Editorial changes only; add WEBENCH links                        | 1    |  |  |  |
| Changes from Original (April 2013) to Revision A                 | Page |  |  |  |
| Changed layout of National Semiconductor data sheet to TI format | 1    |  |  |  |



# 5 Pin Configuration and Functions



## **Pin Descriptions**

|          | PIN   | DESCRIPTION                                                                                                                              |  |  |
|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. NAME |       | DESCRIPTION                                                                                                                              |  |  |
| 1,2      | SW    | Output switch. Connects to the inductor, catch diode, and bootstrap capacitor.                                                           |  |  |
| 3        | BOOST | Boost voltage that drives the internal NMOS control switch. A bootstrap capacitor is connected between the BOOST and SW pins.            |  |  |
| 4        | EN    | Enable control input. Logic high enables operation. Do not allow this pin to float or be greater than $V_{\text{IN}}$ + 0.3 V.           |  |  |
| 5        | SYNC  | Frequency synchronization input. Drive this pin with an external clock or pulse train. Ground it to use the internal clock.              |  |  |
| 6        | FB    | Feedback pin. Connect FB to the external resistor divider to set output voltage.                                                         |  |  |
| 7        | GND   | Signal and Power Ground pin. Place the bottom resistor of the feedback network as close as possible to this pin for accurate regulation. |  |  |
| 8        | AVIN  | Supply voltage for the control circuitry.                                                                                                |  |  |
| 9,10     | PVIN  | Supply voltage for output power stage. Connect a bypass capacitor to this pin.                                                           |  |  |
| DAP      | GND   | Signal / Power Ground and thermal connection. Tie this directly to GND (pin 7). See regarding optimum thermal layout.                    |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

See notes (1)(2)

| AVIN, PVIN                        | -0.5V to 24V                      |
|-----------------------------------|-----------------------------------|
| SW Voltage                        | -0.5V to 24V                      |
| Boost Voltage                     | -0.5V to 28V                      |
| Boost to SW Voltage               | -0.5V to 6V                       |
| FB Voltage                        | -0.5V to 3V                       |
| SYNC Voltage                      | -0.5V to 6V                       |
| EN Voltage                        | -0.5V to (V <sub>IN</sub> + 0.3V) |
| Storage Temperature Range         | -65°C to +150°C                   |
| Junction Temperature              | 150°C                             |
| ESD Susceptibility <sup>(3)</sup> | 2kV                               |
| Soldering Information             | 20000                             |
| Infrared Reflow (5sec)            | 260°C                             |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the recommended Operating Ratings is not implied. The recommended Operating Ratings indicate conditions at which the device is functional and should not be operated beyond such conditions.
- (2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human body model, 1.5 k $\Omega$  in series with 100 pF.

## 6.2 Recommended Operating Ratings

See note(1)

| AVIN, PVIN                                                      | 3V to 20V       |
|-----------------------------------------------------------------|-----------------|
| SW Voltage                                                      | -0.5V to 20V    |
| Boost Voltage                                                   | -0.5V to 24V    |
| Boost to SW Voltage                                             | 3.0V to 5.5V    |
| Junction Temperature Range                                      | -40°C to +125°C |
| Thermal Resistance (θ <sub>JA</sub> ) WSON (DSC) <sup>(2)</sup> | 33°C/W          |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the recommended Operating Ratings is not implied. The recommended Operating Ratings indicate conditions at which the device is functional and should not be operated beyond such conditions.
- (2) All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2 oz. copper on 4 layers in still air.



## 6.3 Electrical Characteristics

Specifications with standard typeface are for  $T_J = 25^{\circ}\text{C}$ , and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ ).  $V_{IN} = 12\text{V}$ , and  $V_{BOOST} - V_{SW} = 4.3\text{V}$  unless otherwise specified. Datasheet min/max specification limits are ensured by design, test, or statistical analysis.

|                               | PARAMETER                                                           | TEST CONDITIONS                                           | MIN         | TYP         | MAX   | UNIT  |
|-------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------|-------------|-------------|-------|-------|
| SYSTEM P                      | ARAMETERS                                                           |                                                           |             |             |       |       |
|                               |                                                                     | $T_{\rm J} = 0^{\circ} \rm C$ to $85^{\circ} \rm C$       | 0.990       | 1.0         | 1.010 |       |
| $V_{FB}$                      | Feedback Voltage                                                    | T <sub>.1</sub> = -40°C to 125°C                          | 0.984       | 1.0         | 1.014 | V     |
| $\Delta V_{FB}/\Delta V_{IN}$ | Feedback Voltage Line Regulation                                    | V <sub>IN</sub> = 3V to 20V                               |             | 0.003       |       | % / V |
| I <sub>FB</sub>               | Feedback Input Bias Current                                         | **                                                        |             | 20          | 100   | nA    |
| OVP                           | Over Voltage Protection, V <sub>FB</sub> at which PWM Halts.        |                                                           |             | 1.13        |       | V     |
| 111/1/0                       | Undervoltage Lockout                                                | V <sub>IN</sub> Rising until V <sub>SW</sub> is Switching | 2.60        | 2.75        | 2.90  | .,    |
| UVLO                          | UVLO Hysteresis                                                     | V <sub>IN</sub> Falling from UVLO                         | 0.30        | 0.47        | 0.6   | V     |
| SS                            | Soft Start Time                                                     |                                                           | 0.5         | 1           | 1.5   | ms    |
|                               | Quiescent Current, $I_Q = I_{Q\_AVIN} + I_{Q\_PVIN}$                | V <sub>FB</sub> = 1.1 (not switching)                     |             | 2.4         |       | mA    |
| lQ                            | Quiescent Current, $I_Q = I_{Q\_AVIN} + I_{Q\_PVIN}$                | V <sub>EN</sub> = 0V (shutdown)                           |             | 70          |       | nA    |
| I <sub>BOOST</sub>            | Boost Pin Current                                                   | f <sub>SW</sub> = 2 MHz                                   |             | 8.2         | 10    | mA    |
|                               | f <sub>SW</sub> = 1 MHz                                             |                                                           |             | 4.4 6       |       |       |
| OSCILLATO                     |                                                                     | 2,002                                                     |             |             |       |       |
| f <sub>SW</sub>               | Switching Frequency                                                 | SYNC = GND                                                | 1.75        | 2           | 2.3   | MHz   |
| $V_{FB\_FOLD}$                | FB Pin Voltage where SYNC input is overridden.                      |                                                           |             | 0.53        |       | V     |
| f <sub>FOLD_MIN</sub>         | Frequency Foldback Minimum                                          | $V_{FB} = 0V$                                             |             | 220         | 250   | kHz   |
| OGIC INP                      | UTS (EN, SYNC)                                                      |                                                           |             |             |       |       |
| f <sub>SYNC</sub>             | SYNC Frequency Range                                                |                                                           | 1           |             | 2.35  | MHz   |
| $V_{IL}$                      | EN, SYNC Logic low threshold                                        | Logic Falling Edge                                        |             |             | 0.4   | V     |
| $V_{IH}$                      | EN, SYNC Logic high threshold                                       | Logic Rising Edge                                         | 1.8         |             |       | V     |
| tsync_HIGH                    | SYNC, Time Required above V <sub>IH</sub> to Ensure a Logical High. |                                                           | 100         |             |       | ns    |
| t <sub>SYNC_LOW</sub>         | SYNC, Time Required below V <sub>IL</sub> to Ensure a Logical Low.  |                                                           | 100         |             |       | ns    |
| I <sub>SYNC</sub>             | SYNC Pin Current                                                    | V <sub>SYNC</sub> < 5V                                    |             | 20          |       | nA    |
|                               | Fachla Dia Current                                                  | $V_{EN} = 3V$                                             |             | 6           | 15    |       |
| I <sub>EN</sub>               | Enable Pin Current                                                  | $V_{IN} = V_{EN} = 20V$                                   |             | 50          | 100   | μA    |
| NTERNAL                       | MOSFET                                                              |                                                           |             |             |       |       |
| R <sub>DS(ON)</sub>           | Switch ON Resistance                                                |                                                           |             | 150         | 320   | mΩ    |
| I <sub>CL</sub>               | Switch Current Limit                                                | LMR12020                                                  | 2.5         |             | 4.0   | A     |
|                               |                                                                     | LMR12015                                                  | 2.0         |             | 3.7   | , ,   |
| $D_{MAX}$                     | Maximum Duty Cycle                                                  | SYNC = GND                                                | 85          | 93%         |       |       |
| t <sub>MIN</sub>              | Minimum on time                                                     |                                                           |             | 65          |       | ns    |
| $I_{SW}$                      | Switch Leakage Current                                              |                                                           |             | 40          |       | nA    |
| BOOST LD                      | 0                                                                   |                                                           |             |             |       |       |
| $V_{LDO}$                     | Boost LDO Output Voltage                                            |                                                           |             | 3.9         |       | V     |
| THERMAL                       |                                                                     |                                                           | <del></del> | <del></del> | -     | -     |
| T <sub>SHDN</sub>             | Thermal Shutdown Temperature <sup>(1)</sup>                         | Junction temperature rising                               |             | 165         |       | °C    |
|                               | Thermal Shutdown Hysteresis                                         | Junction temperature hysteresis                           |             | 15          |       | °C    |

<sup>(1)</sup> Thermal shutdown occurs if the junction temperature exceeds 165°C. The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ .

# TEXAS INSTRUMENTS

## 6.4 Typical Performance Characteristics

All curves taken at  $V_{IN}$  = 12 V,  $V_{BOOST} - V_{SW}$  = 4.3 V and  $T_A$  = 25°C, unless specified otherwise.





## Typical Performance Characteristics (continued)

All curves taken at  $V_{IN}$  = 12 V,  $V_{BOOST} - V_{SW}$  = 4.3 V and  $T_A$  = 25°C, unless specified otherwise.







 $I_{OUT} = 1 A$ 

Figure 11. Magnitude vs Frequency







Figure 12. Sync Functionality

 $C_{OUT} = 68 \mu F$ 

# RUMENTS

## **Typical Performance Characteristics (continued)**

All curves taken at  $V_{IN} = 12 \text{ V}$ ,  $V_{BOOST} - V_{SW} = 4.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ , unless specified otherwise.



Figure 13. Loss Of Synchronization



Figure 14. Oscillator Frequency vs Temperature

 $V_{SYNC} = GND$ 



 $V_{SYNC} = GND$ 



Figure 16. V<sub>FB</sub> vs Temperature





Figure 17.  $V_{\rm FB}$  vs  $V_{\rm IN}$ 

**CURRENT LIMIT CHANGE (%)** -8 -50 -25 0 TEMPERATURE (°C) V<sub>IN</sub> = 12 V

12

8

Figure 18. Current Limit vs Temperature

25 50 100 125



## **Typical Performance Characteristics (continued)**

All curves taken at  $V_{IN} = 12 \text{ V}$ ,  $V_{BOOST} - V_{SW} = 4.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ , unless specified otherwise.





Figure 20. I<sub>Q</sub> (Shutdown) vs Temperature



Figure 21. I<sub>EN</sub> vs V<sub>EN</sub>



## 7 Detailed Description

#### 7.1 Overview

The LMR12015/20 is a constant-frequency, peak current-mode PWM buck regulator IC that delivers a 1.5-A or 2-A load current. The regulator has a preset switching frequency of 2 MHz. This high frequency allows the LMR12015/20 to operate with small surface mount capacitors and inductors, resulting in a DC/DC converter that requires a minimum amount of board space. The LMR12015/20 is internally compensated, which reduces design time, and requires few external components.

The following operating description of the LMR12015/20 will refer to the *Block Diagram* and to the waveforms in Figure 22. The LMR12015/20 supplies a regulated output voltage by switching the internal NMOS switch at a constant frequency and varying the duty cycle. A switching cycle begins at the falling edge of the reset pulse generated by the internal oscillator. When this pulse goes low, the output control logic turns on the internal NMOS switch. During this on-time, the SW pin voltage ( $V_{SW}$ ) swings up to approximately  $V_{IN}$ , and the inductor current ( $i_L$ ) increases with a linear slope. The current-sense amplifier measures  $i_L$ , which generates an output proportional to the switch current typically called the sense signal. The sense signal is summed with the regulator's corrective ramp and compared to the error amplifier's output, which is proportional to the difference between the feedback voltage ( $V_{FB}$ ) and  $V_{REF}$ . When the output of the PWM comparator goes high, the switch turns off until the next switching cycle begins. During the switch off-time ( $t_{OFF}$ ), inductor current discharges through the catch diode D1, which forces the SW pin ( $V_{SW}$ ) to swing below ground by the forward voltage ( $V_{D1}$ ) of the catch diode. The regulator loop adjusts the duty cycle (D) to maintain a constant output voltage.



Figure 22. LMR12015/20 Waveforms of SW Pin Voltage and Inductor Current



# 7.2 Functional Block Diagram





## 7.3 Feature Description

#### 7.3.1 Boost Function

Capacitor  $C_2$  in , commonly referred to as  $C_{BOOST}$ , is used to store a voltage  $V_{BOOST}$ . When the LMR12015/20 starts up, an internal LDO charges  $C_{BOOST}$ , using an internal diode, to a voltage sufficient to turn the internal NMOS switch on. The gate drive voltage supplied to the internal NMOS switch is  $V_{BOOST} - V_{SW}$ .

During a normal switching cycle, when the internal NMOS control switch is off ( $t_{OFF}$ ) (refer to Figure 22),  $V_{BOOST}$  equals  $V_{LDO}$  minus the forward voltage of the internal diode ( $V_{D2}$ ). At the same time the inductor current ( $i_L$ ) forward biases the catch diode D1 forcing the SW pin to swing below ground by the forward voltage drop of the catch diode ( $V_{D1}$ ). Therefore, the voltage stored across  $C_{BOOST}$  is

$$V_{BOOST} - V_{SW} = V_{LDO} - V_{D2} + V_{D1}$$
 (1)

Thus,

$$V_{BOOST} = V_{SW} + V_{LDO} - V_{D2} + V_{D1}$$
 (2)

When the NMOS switch turns on (toN), the switch pin rises to

$$V_{SW} = V_{IN} - (R_{DSON} \times I_L), \tag{3}$$

reverse biasing D1, and forcing  $V_{\text{BOOST}}$  to rise. The voltage at  $V_{\text{BOOST}}$  is then

$$V_{BOOST} = V_{IN} - (R_{DSON} \times I_L) + V_{LDO} - V_{D2} + V_{D1}$$
(4)

which is approximately

$$V_{IN} + V_{LDO} - 0.4V$$
 (5)

V<sub>BOOST</sub> has pulled itself up by its "bootstraps", or boosted to a higher voltage.

#### 7.3.2 Low Input Voltage Considerations

When the input voltage is below 5V and the duty cycle is greater than 75 percent, the gate drive voltage developed across  $C_{BOOST}$  might not be sufficient for proper operation of the NMOS switch. In this case,  $C_{BOOST}$  should be charged via an external Schottky diode attached to a 5-V voltage rail, see Figure 23. This ensures that the gate drive voltage is high enough for proper operation of the NMOS switch in the triode region. Maintain  $V_{BOOST} - V_{SW}$  less than the 6-V absolute maximum rating.



Figure 23. External Diode Charges C<sub>BOOST</sub>



## **Feature Description (continued)**

#### 7.3.3 High Output Voltage Considerations

When the output voltage is greater than 3.3 V, a minimum load current is needed to charge  $C_{\text{BOOST}}$ , see Figure 24. The minimum load current forward biases the catch diode D1 forcing the SW pin to swing below ground. This allows  $C_{\text{BOOST}}$  to charge, ensuring that the gate drive voltage is high enough for proper operation. The minimum load current depends on many factors including the inductor value.



Figure 24. Minimum Load Current for L = 1.5  $\mu$ H

#### 7.3.4 Frequency Synchronization

The LMR12015/20 switching frequency can be synchronized to an external clock, between 1.00 and 2.35 MHz, applied at the SYNC pin. At the first rising edge applied to the SYNC pin, the internal oscillator is overridden and subsequent positive edges will initiate switching cycles. If the external SYNC signal is lost during operation, the LMR12015/20 reverts to its internal 2-MHz oscillator within 1.5  $\mu$ s. To disable frequency synchronization and utilize the internal 2-MHz oscillator, connect the SYNC pin to GND.

The SYNC pin gives the designer the flexibility to optimize their design. A lower switching frequency can be chosen for higher efficiency. A higher switching frequency can be chosen to keep EMI out of sensitive ranges such as the AM radio band. Synchronization can also be used to eliminate beat frequencies generated by the interaction of multiple switching power converters. Synchronizing multiple switching power converters will result in cleaner power rails.

The selected switching frequency ( $f_{SYNC}$ ) and the minimum on-time ( $t_{MIN}$ ) limit the minimum duty cycle ( $D_{MIN}$ ) of the device.

$$D_{MIN} = t_{MIN} \times t_{SYNC} \tag{6}$$

Operation below  $D_{MIN}$  is not reccomended. The LMR12015/20 skips pulses to keep the output voltage in regulation, and the current limit is not ensured. The switching is in phase but no longer at the same switching frequency as the SYNC signal.

#### 7.3.5 Current Limit

The LMR12015/20 use cycle-by-cycle current limiting to protect the output switch. During each switching cycle, a current limit comparator detects if the output switch current exceeds 2 A minimum (LMR12015) or 2.5 A minimum (LMR12020), and turns off the switch until the next switching cycle begins.

## 7.3.6 Frequency Foldback

The LMR12015/20 employs frequency foldback to protect the device from current run-away during output short-circuit. Once the FB pin voltage falls below regulation, the switch frequency will smoothly reduce with the falling FB voltage until the switch frequency reaches 220 kHz (typ). If the device is synchronized to an external clock, synchronization is disabled until the FB pin voltage exceeds 0.53V



#### **Feature Description (continued)**

#### 7.3.7 Soft Start

The LMR12015/20 has a fixed internal soft start of 1 ms (typical). During soft start, the error amplifier reference voltage ramps from 0 V to its nominal value of 1 V in approximately 1 ms. This forces the regulator output to ramp in a controlled fashion, which helps reduce inrush current. Upon soft start the device initially is in frequency foldback, and the frequency rises as FB rises. The regulator will gradually rise to 2 MHz. The LMR12015/20 allows synchronization to an external clock at FB > 0.53 V.

## 7.3.8 Output Overvoltage Protection

The overvoltage comparator turns off the internal power NFET when the FB pin voltage exceeds the internal reference voltage by 13% ( $V_{FB} > 1.13 \times V_{REF}$ ). With the power NFET turned off the output voltage decreases toward the regulation level.

## 7.3.9 Undervoltage Lockout

Undervoltage lockout (UVLO) prevents the LMR12015/20 from operating until the input voltage exceeds 2.75 V (typical).

The UVLO threshold has approximately 470 mV of hysteresis, so the device operates until  $V_{IN}$  drops below 2.28 V (typical). Hysteresis prevents the part from turning off during power up if  $V_{IN}$  has finite impedance.

#### 7.3.10 Thermal Shutdown

Thermal shutdown limits total power dissipation by turning off the internal NMOS switch when the IC junction temperature exceeds 165°C (typ). After thermal shutdown occurs, hysteresis prevents the internal NMOS switch from turning on until the junction temperature drops to approximately 150°C.

## 7.4 Device Operation Modes

#### 7.4.1 Enable Pin / Shutdown Mode

Connect the EN pin to a voltage source greater than 1.8V to enable operation of the LMR12015/20. Apply a voltage less than 0.4V to put the part into shutdown mode. In shutdown mode the quiescent current drops to typically 70 nA. Switch leakage adds another 40 nA from the input supply. For proper operation, the LMR12015/20 EN pin should never be left floating, and the voltage should never exceed  $V_{IN}$  + 0.3 V.

The simplest way to enable the operation of the LMR12015/20 is to connect the EN pin to AVIN which allows self start-up of the LMR12015/20 when the input voltage is applied.

When the rise time of  $V_{IN}$  is longer than the soft-start time of the LMR12015/20 this method may result in an overshoot in output voltage. In such applications, the EN pin voltage can be controlled by a separate logic signal, or tied to a resistor divider, which reaches 1.8V after  $V_{IN}$  is fully established (see Figure 25). This will minimize the potential for output voltage overshoot during a slow  $V_{IN}$  ramp condition. Use the lowest value of  $V_{IN}$ , seen in your application when calculating the resistor network, to ensure that the 1.8-V minimum EN threshold is reached.



# **Device Operation Modes (continued)**



Figure 25. Resistor Divider on EN

$$R3 = \left(\frac{V_{IN}}{1.8} - 1\right) \times R4 \tag{7}$$



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LMR10530 regulator is a monolithic, high frequency, PWM step-down DC/DC converter available in a 10-pin WSON package. It contains all the active functions to provide local DC/DC conversion with fast transient response and accurate regulation in the smallest possible PCB area. With a minimum of external components, the LMR10530 is easy to use. Switching frequency is internally set to 1.5 MHz or 3 MHz, allowing the use of extremely small surface mount inductors and capacitors. Even though the operating frequency is high, efficiencies up to 93% are easy to achieve.

#### 8.2 Typical Application



Figure 26. Typical Application Schematic

## 8.2.1 Detailed Design Procedure

## 8.2.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR12015 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

Submit Documentation Feedback

Copyright © 2012–2019, Texas Instruments Incorporated



#### 8.2.1.2 Inductor Selection

Inductor selection is critical to the performance of the LMR12015/20. The selection of the inductor affects stability, transient response and efficiency. A key factor in inductor selection is determining the ripple current ( $\Delta i_L$ ) (see Figure 22).

The ripple current  $(\Delta i_1)$  is important in many ways.

First, by allowing more ripple current, lower inductance values can be used with a corresponding decrease in physical dimensions and improved transient response. On the other hand, allowing less ripple current will increase the maximum achievable load current and reduce the output voltage ripple (see *Output Capacitor* section for more details on calculating output voltage ripple). Increasing the maximum load current is achieved by ensuring that the peak inductor current ( $I_{LPK}$ ) never exceeds the minimum current limit of 2 A minimum (LMR12015) or 2.5 A minimum (LMR12020) .

$$I_{LPK} = I_{OUT} + \Delta i_L / 2 \tag{8}$$

Secondly, the slope of the ripple current affects the current control loop. The LMR12015/20 has a fixed slope corrective ramp. When the slope of the current ripple becomes significantly less than the converter's corrective ramp (see ), the inductor pole will move from high frequencies to lower frequencies. This negates one advantage that peak current-mode control has over voltage-mode control, which is, a single low frequency pole in the power stage of the converter. This can reduce the phase margin, crossover frequency and potentially cause instability in the converter. Contrarily, when the slope of the ripple current becomes significantly greater than the converter's corrective ramp, resonant peaking can occur in the control loop. This can also cause instability (sub-harmonic oscillation) in the converter. For the power supply designer this means that for lower switching frequencies the current ripple must be increased to keep the inductor pole well above crossover. It also means that for higher switching frequencies the current ripple must be decreased to avoid resonant peaking.

With all these factors, how is the desired ripple current selected? The ripple ratio (r) is defined as the ratio of inductor ripple current ( $\Delta i_L$ ) to output current ( $I_{OUT}$ ), evaluated at maximum load:

$$r = \frac{\Delta I_L}{I_{OUT}} \tag{9}$$

A good compromise between physical size, transient response and efficiency is achieved when we set the ripple ratio between 0.2 and 0.4. The recommended ripple ratio vs. duty cycle shown below (see Figure 27) is based upon this compromise and control loop optimizations. Note that this is just a guideline. See Application note AN-1197 Selecting Inductors for Buck Converters for further considerations.



Figure 27. Recommended Ripple Ratio vs Duty Cycle

The duty cycle (D) can be approximated quickly using the ratio of output voltage (V<sub>OUT</sub>) to input voltage (V<sub>IN</sub>):



$$D = \frac{V_{OUT}}{V_{IN}}$$
 (10)

Use the application's lowest input voltage to calculate the ripple ratio. The catch diode forward voltage drop  $(V_{D1})$  and the voltage drop across the internal NFET  $(V_{DS})$  must be included to calculate a more accurate duty cycle. Calculate D by using the following formula:

$$D = \frac{V_{OUT} + V_{D1}}{V_{IN} + V_{D1} - V_{DS}}$$
 (11)

V<sub>DS</sub> can be approximated by:

$$V_{DS} = I_{OUT} \times R_{DS(ON)}$$
 (12)

The diode forward drop  $(V_{D1})$  can range from 0.3 V to 0.5 V depending on the quality of the diode. The lower  $V_{D1}$  is, the higher the operating efficiency of the converter.

Now that the ripple current or ripple ratio is determined, the required inductance is calculated by:

$$L = \frac{V_{OUT} + V_{D1}}{I_{OUT} \times r \times f_{SW}} \times (1 - D_{MIN})$$

where

- D<sub>MIN</sub> is the duty cycle calculated with the maximum input voltage
- $f_{\text{SW}}$  is the switching frequency

Using  $I_{OUT} = 2$  A minimizes the inductor's physical size.

#### 8.2.1.2.1 Inductor Calculation Example

Operating conditions for the LMR12015/20 are:

$$V_{IN} = 7 - 16 \text{ V}$$
 (14)

$$f_{SW} = 2 \text{ MHz}$$
 (15)

$$V_{OUT} = 3.3 \text{ V} \tag{16}$$

$$V_{D1} = 0.5 \text{ V}$$
 (17)

$$I_{OUT} = 2 A \tag{18}$$

First the maximum duty cycle is calculated.

$$D_{MAX} = (V_{OUT} + V_{D1}) / (V_{IN} + V_{D1} - V_{DS}) = (3.3 \text{ V} + 0.5 \text{ V}) / (7 \text{ V} + 0.5 \text{ V} - 0.3 \text{ V}) = 0.528$$
 (19)

Using Figure 27 gives us a recommended ripple ratio = 0.4.

Now the minimum duty cycle is calculated.

$$D_{MIN} = (V_{OUT} + V_{D1}) / (V_{IN} + V_{D1} - V_{DS}) = (3.3 \text{ V} + 0.5 \text{ V}) / (16 \text{ V} + 0.5 \text{ V} - 0.3 \text{ V}) = 0.235$$
(20)

The inductance can now be calculated.

$$L = (1 - D_{MIN}) \times (V_{OUT} + V_{D1}) / (I_{OUT} \times r \times f_{SW}) = (1 - 0.235) \times (3.3 \text{ V} + 0.5 \text{ V}) / (2 \text{ A} \times 0.4 \times 2 \text{ MHz}) = 1.817 \mu\text{H}$$
 (21)

This is close to the standard inductance value of 1.8  $\mu$ H. This leads to a 1% deviation from the recommended ripple ratio, which is now 0.4038.

Finally, we check that the peak current does not reach the minimum current limit of 2.5 A.

$$I_{LPK} = I_{OUT} \times (1 + r/2) = 2 \text{ A} \times (1 + 0.4038/2) = 2.404 \text{ A}$$
(22)

The peak current is less than 2.5 A, so the DC load specification can be met with this ripple ratio. To design for the LMR12015 simply replace  $I_{OUT} = 1.5$  A in the equations for  $I_{LPK}$  and see that  $I_{LPK}$  does not exceed the LMR12015 current limit of 2 A (min).



#### 8.2.1.2.2 Inductor Material Selection

When selecting an inductor, make sure that it is capable of supporting the peak output current without saturating. Inductor saturation will result in a sudden reduction in inductance and prevent the regulator from operating correctly. To prevent the inductor from saturating over the entire –40°C to +125°C range, pick an inductor with a saturation current higher than the upper limit of I<sub>CL</sub> listed in *Electrical Characteristics*.

Ferrite core inductors are recommended to reduce AC loss and fringing magnetic flux. The drawback of ferrite core inductors is their quick saturation characteristic. The current limit circuit has a propagation delay and so is oftentimes not fast enough to stop a saturated inductor from going above the current limit. This has the potential to damage the internal switch. To prevent a ferrite core inductor from getting into saturation, the inductor saturation current rating should be higher than the switch current limit  $I_{CL}$ . The LMR12015/20 is quite robust in handling short pulses of current that are a few amps above the current limit. Saturation protection is provided by a second current limit which is 30% higher than the cycle-by-cycle current limit. When the saturation protection is triggered thedevice turns off the output switch and attempt to soft start. (When a compromise has to be made, pick an inductor with a saturation current just above the lower limit of the  $I_{CL}$ .) Be sure to validate the short-circuit protection over the intended temperature range.

An inductor's saturation current is usually lower when hot. Consult the inductor vendor if the saturation current rating is only specified at room temperature.

Soft saturation inductors such as the iron powder types can also be used. Such inductors do not saturate suddenly and therefore are safer when there is a severe overload or even shorted output. Their physical sizes are usually smaller than the Ferrite core inductors. The downside is their fringing flux and higher power dissipation due to relatively high AC loss, especially at high frequencies.

## 8.2.1.3 Input Capacitor

An input capacitor is necessary to ensure that  $V_{IN}$  does not drop excessively during switching transients. The primary specifications of the input capacitor are capacitance, voltage, RMS current rating, and equivalent series inductance (ESL). The recommended input capacitance is 10  $\mu$ F, although 4.7  $\mu$ F works well for input voltages below 6 V. The input voltage rating is specifically stated by the capacitor manufacturer. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature. The input capacitor maximum RMS input current rating ( $I_{RMS-IN}$ ) must be greater than:

$$I_{RMS-IN} = I_{OUT} \times \sqrt{D \times \left(1 - D + \frac{r^2}{12}\right)}$$

where

- · r is the ripple ratio defined earlier
- I<sub>OUT</sub> is the output current, and
- D is the duty cycle

It can be shown from the above equation that maximum RMS capacitor current occurs when D = 0.5. Always calculate the RMS at the point where the duty cycle, D, is closest to 0.5. The ESL of an input capacitor is usually determined by the effective cross sectional area of the current path. A large leaded capacitor will have high ESL and a 0805 ceramic chip capacitor will have very low ESL. At the operating frequencies of the LMR12015/20, certain capacitors may have an ESL so large that the resulting impedance ( $2\pi$ L) is higher than that required to provide stable operation. As a result, surface mount capacitors are strongly recommended. Sanyo POSCAP, Tantalum or Niobium, Panasonic SP or Cornell Dubilier Low ESR are all good choices for input capacitors and have acceptable ESL. Multilayer ceramic capacitors (MLCC) have very low ESL. For MLCCs TI recommends using X7R or X5R dielectrics. Consult the capacitor manufacturer's datasheet to see how rated capacitance varies over operating conditions.

(25)



## **Typical Application (continued)**

#### 8.2.1.4 Output Capacitor

The output capacitor is selected based upon the desired output ripple and transient response. The LMR12015/20's loop compensation is designed for ceramic capacitors. A minimum of 22  $\mu$ F is required at 2 MHz (33 uF at 1 MHz) while 47 – 100  $\mu$ F is recommended for improved transient response and higher phase margin. The output voltage ripple of the converter is:

$$\Delta V_{OUT} = \Delta i_L x \left( R_{ESR} + \frac{1}{8 x f_{SW} x C_{OUT}} \right)$$
(24)

When using MLCCs, the ESR is typically so low that the capacitive ripple may dominate. When this occurs, the output ripple is approximately sinusoidal and 90° phase shifted from the switching action. Another benefit of ceramic capacitors is their ability to bypass high frequency noise. A certain amount of switching edge noise will couple through parasitic capacitances in the inductor to the output. A ceramic capacitor will bypass this noise while a tantalum will not.

The transient response is determined by the speed of the control loop and the ability of the output capacitor to provide the initial current of a load transient. Capacitance can be increased significantly with little detriment to the regulator stability. However, increasing the capacitance provides dimininshing improvement over 100 uF in most applications, because the bandwidth of the control loop decreases as output capacitance increases. If improved transient performance is required, add a feed forward capacitor. This becomes especially important for higher output voltages where the bandwidth of the LMR12015/20 is lower. See *Feedforward Capacitor (Optional)* and *Frequency Synchronization* sections.

Check the RMS current rating of the capacitor. The RMS current rating of the capacitor chosen must also meet the following condition:

$$I_{RMS-OUT} = I_{OUT} \times \frac{r}{\sqrt{12}}$$

where

- I<sub>OUT</sub> is the output current, and
- r is the ripple ratio.

#### 8.2.1.5 Catch Diode

The catch diode (D1) conducts during the switch off-time. A Schottky diode is recommended for its fast switching times and low forward voltage drop. The catch diode should be chosen so that its current rating is greater than:

$$I_{D1} = I_{OUT} \times (1-D) \tag{26}$$

The reverse breakdown rating of the diode must be at least the maximum input voltage plus appropriate margin. To improve efficiency choose a Schottky diode with a low forward voltage drop.

## 8.2.1.6 Boost Diode (Optional)

For circuits with input voltages  $V_{IN}$  < 5 V and duty cycles (D) > 0.75 V. a small-signal Schottky diode is recommended. A good choice is the BAT54 small signal diode. The cathode of the diode is connected to the BOOST pin and the anode to a 5-V voltage rail.

#### 8.2.1.7 Boost Capacitor

A ceramic 0.1-µF capacitor with a voltage rating of at least 6.3 V is sufficient. The X7R and X5R MLCCs provide the best performance.

## 8.2.1.8 Output Voltage

The output voltage is set using Equation 27 where R2 is connected between the FB pin and GND, and R1 is connected between  $V_{OUT}$  and the FB pin. A good starting value for R2 is 1 k $\Omega$ .

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$$
 (27)



#### 8.2.1.9 Feedforward Capacitor (Optional)

A feed forward capacitor  $C_{FF}$  can improve the transient response of the converter. Place  $C_{FF}$  in parallel with R1. The value of  $C_{FF}$  should place a zero in the loop response at, or above, the pole of the output capacitor and  $R_{LOAD}$ . The  $C_{FF}$  capacitor will increase the crossover frequency of the design, thus a larger minimum output capacitance is required for designs using  $C_{FF}$ .  $C_{FF}$  must only be used with an output capacitance greater than or equal to 44 uF. Example waveforms of load transient with and without the  $C_{FF}$  capacitorss are as shown below.

$$C_{FF} \le \frac{V_{OUT} \times C_{OUT}}{I_{OUT} \times R1}$$
(28)



#### 8.2.1.10 Calculating Efficiency and Junction Temperature

The complete LMR12015/20 DC/DC converter efficiency can be calculated in the following manner.

$$\eta = \frac{\mathsf{P}_{\mathsf{OUT}}}{\mathsf{P}_{\mathsf{IN}}} \tag{29}$$

Or

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{OUT}} + P_{\text{LOSS}}} \tag{30}$$

Calculations for determining the most significant power losses are following. Other losses totaling less than 2% are not discussed.

Power loss (P<sub>LOSS</sub>) is the sum of two basic types of losses in the converter, switching and conduction. Conduction losses usually dominate at higher output loads, where as switching losses remain relatively fixed and dominate at lower output loads. The first step in determining the losses is to calculate the duty cycle (D).

$$D = \frac{V_{OUT} + V_{D1}}{V_{IN} + V_{D1} - V_{DS}}$$
(31)

V<sub>DS</sub> is the voltage drop across the internal NFET when it is on, and is equal to:



$$V_{DS} = I_{OUT} \times R_{DSON}$$
 (32)

 $V_D$  is the forward voltage drop across the Schottky diode. It can be obtained from the Electrical Characteristics section of the schottky diode datasheet. If the voltage drop across the inductor ( $V_{DCR}$ ) is accounted for, the equation becomes:

$$D = \frac{V_{OUT} + V_{D1} + V_{DCR}}{V_{IN} + V_{D1} - V_{DS}}$$
(33)

V<sub>DCR</sub> usually gives only a minor duty cycle change, and has been omitted in the examples for simplicity.

#### 8.2.1.10.1 Schottky Diode Conduction Losses

The conduction losses in the free-wheeling Schottky diode are calculated as follows:

$$P_{\text{DIODE}} = V_{\text{D1}} \times I_{\text{OUT}} (1 - D) \tag{34}$$

Often this is the single most significant power loss in the circuit. Take care to choose a Schottky diode that has a low forward voltage drop.

#### 8.2.1.10.2 Inductor Conduction Losses

Another significant external power loss is the conduction loss in the output inductor. The equation can be simplified to:

$$P_{IND} = I_{OUT}^2 \times R_{DCR}$$
 (35)

#### 8.2.1.10.3 MOSFET Conduction Losses

The LMR12015/20 conduction loss is mainly associated with the internal NFET:

$$P_{COND} = I_{OUT}^2 \times R_{DSON} \times D \tag{36}$$

#### 8.2.1.10.4 MOSFET Switching Losses

Switching losses are also associated with the internal NFET. They occur during the switch on and off transition periods, where voltages and currents overlap resulting in power loss. The simplest means to determine this loss is to empirically measuring the rise and fall times (10% to 90%) of the switch at the switch node:

$$P_{SWF} = 1/2(V_{IN} \times I_{OUT} \times f_{SW} \times t_{FALL})$$
(37)

$$P_{SWR} = 1/2(V_{IN} \times I_{OUT} \times f_{SW} \times t_{RISE})$$
(38)

$$P_{SW} = P_{SWF} + P_{SWR} \tag{39}$$

#### Table 1. Typical Rise and Fall Times vs Input Voltage

| V <sub>IN</sub> | t <sub>RISE</sub> | t <sub>FALL</sub> |
|-----------------|-------------------|-------------------|
| 5 V             | 8 ns              | 8 ns              |
| 10 V            | 9 ns              | 9ns               |
| 15 V            | 10 ns             | 10 ns             |

#### 8.2.1.10.5 IC Quiescent Losses

Another loss is the power required for operation of the internal circuitry:

$$P_{O} = I_{O} \times V_{IN} \tag{40}$$

I<sub>O</sub> is the quiescent operating current, and is typically around 2.4 mA.

#### 8.2.1.10.6 MOSFET Driver Losses

The other operating power that needs to be calculated is that required to drive the internal NFET:

$$P_{BOOST} = I_{BOOST} \times V_{BOOST}$$
(41)

 $V_{BOOST}$  is normally between 3 VDC and 5 VDC. The  $I_{BOOST}$  rms current is dependant on switching frequency  $f_{SW}$ .  $I_{BOOST}$  is approximately 8.2 mA at 2 MHz and 4.4 mA at 1 MHz.

Submit Documentation Feedback

Copyright © 2012–2019, Texas Instruments Incorporated



## 8.2.1.10.7 Total Power Losses

Total power losses are:

$$P_{LOSS} = P_{COND} + P_{SWR} + P_{SWF} + P_{Q} + P_{BOOST} + P_{DIODE} + P_{IND}$$

$$\tag{42}$$

Losses internal to the LMR12015/20 are:

$$P_{\text{INTERNAL}} = P_{\text{COND}} + P_{\text{SWR}} + P_{\text{SWF}} + P_{\text{Q}} + P_{\text{BOOST}}$$

$$\tag{43}$$

## 8.2.1.10.8 Efficiency Calculation Example

Operating conditions are:

$$\begin{array}{c} V_{IN} = 12 \ V \\ f_{SW} = 2 \ MHz \\ V_{OUT} = 3.3 \ V \\ V_{D1} = 0.5 \ V \\ I_{OUT} = 2 \ A \\ R_{DCR} = 20 \ m\Omega \end{array} \tag{44}$$

Internal Power Losses are:

$$P_{COND} = I_{OUT}^2 \times R_{DSON} \times D = 2^2 \times 0.15 \Omega \times 0.314 = 188 \text{ mW}$$
 (50)

$$P_{SW} = (V_{IN} \times I_{OUT} \times f_{SW} \times t_{FALL}) = (12 \text{ V} \times 2 \text{ A} \times 2 \text{ MHz} \times 10 \text{ n s}) = 480 \text{ mW}$$
 (51)

$$P_Q = I_Q \times V_{IN} = 2.4 \text{ mA} \times 12 \text{ V} = 29 \text{ mW}$$
 (52)

$$P_{BOOST} = I_{BOOST} \times V_{BOOST} = 8.2 \text{ mA x } 4.5 \text{V} = 37 \text{ mW}$$
 (53)

$$P_{\text{INTERNAL}} = P_{\text{COND}} + P_{\text{SW}} + P_{\text{Q}} + P_{\text{BOOST}} = 733 \text{ mW}$$
 (54)

Total power losses are:

$$P_{DIODE} = V_{D1} \times I_{OUT} (1 - D) = 0.5 \text{ V} \times 2 \times (1 - 0.314) = 686 \text{ mW}$$
 (55)

$$P_{IND} = I_{OUT}^2 \times R_{DCR} = 2^2 \times 20 \text{ m}\Omega = 80 \text{ mW}$$
 (56)

$$P_{LOSS} = P_{INTERNAL} + P_{DIODE} + P_{IND} = 1.499 W$$
 (57)

The efficiency can now be estimated as:

$$\eta = \frac{P_{OUT}}{P_{OUT} + P_{LOSS}} = \frac{6.6 \text{ W}}{6.6 \text{ W} + 1.499 \text{ W}} = 81 \text{ \%}$$
(58)

With this information we can estimate the junction temperature of the LMR12015/20.

#### 8.2.1.10.9 Calculating the LMR2015/20 Junction Temperature

Thermal Definitions:

 $T_{J} = IC$  junction temperature

T<sub>A</sub> = Ambient temperature

 $R_{\theta,JC}$  = Thermal resistance from IC junction to device case

 $R_{\theta,JA}$  = Thermal resistance from IC junction to ambient air





Figure 30. Cross-Sectional View Of Integrated Circuit Mounted On A Printed Circuit Board.

Heat in the LMR12015/20 due to internal power dissipation is removed through conduction and/or convection.

**Conduction:** Heat transfer occurs through cross sectional areas of material. Depending on the material, the transfer of heat can be considered to have poor to good thermal conductivity properties (insulator vs conductor).

Heat Transfer goes as:

**Convection:** Heat transfer is by means of airflow. This could be from a fan or natural convection. Natural convection occurs when air currents rise from the hot device to cooler air.

Thermal impedance is defined as:

$$R_{\theta} = \frac{\Delta T}{\text{Power}} \tag{60}$$

Thermal impedance from the silicon junction to the ambient air is defined as:

$$R_{\theta JA} = \frac{T_J - T_A}{Power} \tag{61}$$

This impedance can vary depending on the thermal properties of the PCB. This includes PCB size, weight of copper used to route traces, the ground plane, and the number of layers within the PCB. The type and number of thermal vias can also make a large difference in the thermal impedance. Thermal vias are necessary in most applications. They conduct heat from the surface of the PCB to the ground plane. Six to nine thermal vias should be placed under the exposed pad to the ground plane. Placing more than nine thermal vias results in only a small reduction to  $R_{\theta JA}$  for the same copper area. These vias should have 8 mil holes to avoid wicking solder away from the DAP. See *AN-1187 Leadless Leadframe Package (LLP)* and *AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Packages* for more information on package thermal performance.

To predict the silicon junction temperature for a given application, three methods can be used. The first is useful before prototyping and the other two can more accurately predict the junction temperature within the application.

#### Method 1:

The first method predicts the junction temperature by extrapolating a best guess  $R_{\theta JA}$  from the table or graph. The tables and graph are for natural convection. The internal dissipation can be calculated using the efficiency calculations. This allows the user to make a rough prediction of the junction temperature in their application. Methods two and three can later be used to determine the junction temperature more accurately.

The table below has values of  $R_{\theta,JA}$  for the WSON package.

Table 2.  $R_{\theta JA}$  Values for the WSON at 1-Watt Dissipation:

| NUMBER OF SIZE OF BOTTO<br>BOARD LAYERS COPPER CONNEC |  | $\begin{array}{c cccc} ER & NUMBER \; OF \; 8 \; MIL \\ & THERMAL \; VIAS \end{array} \qquad R_{\thetaJA}$ |  |
|-------------------------------------------------------|--|------------------------------------------------------------------------------------------------------------|--|
|-------------------------------------------------------|--|------------------------------------------------------------------------------------------------------------|--|



Table 2. R<sub>BJA</sub> Values for the WSON at 1-Watt Dissipation: (continued)

| 2              | 0.25 in <sup>2</sup>   | 0.05 in <sup>2</sup> | 8  | 78°C/W   |
|----------------|------------------------|----------------------|----|----------|
| 2              | 0.5625 in <sup>2</sup> | 0.05 in <sup>2</sup> | 8  | 65.6°C/W |
| 2              | 1 in <sup>2</sup>      | 0.05 in <sup>2</sup> | 8  | 58.6°C/W |
| 2              | 1.3225 in <sup>2</sup> | 0.05 in <sup>2</sup> | 8  | 50°C/W   |
| 4 (Eval Board) | 3.25 in <sup>2</sup>   | 2.25 in <sup>2</sup> | 15 | 30.7°C/W |



Figure 31. Estimate of Thermal Resistance vs. Ground Copper Area Eight Thermal Vias and Natural Convection

#### Method 2:

The second method requires the user to know the thermal impedance of the silicon junction to case. ( $R_{\theta JC}$ ) is approximately 9.1°C/W for the WSON. The case temperature should be measured on the bottom of the PCB at a thermal via directly under the DAP of the LMR12015/20. The solder resist must be removed from this area for temperature testing. The reading will be more accurate if it is taken midway between pins 2 and 9, where the NMOS switch is located. Knowing the internal dissipation from the efficiency calculation given previously, and the case temperature ( $T_C$ ) we have:

$$R_{\theta JC} = \frac{T_J - T_C}{Power}$$
 (62)

Therefore:

$$T_{J} = (R_{\theta JC} \times P_{LOSS}) + T_{C} \tag{63}$$

## TEXAS INSTRUMENTS

## 8.2.2 Application Curves





## 8.2.3 LMR12015/20 Circuit Examples



Figure 37.  $V_{IN}$  = 7 - 20 V,  $V_{OUT}$  = 5 V,  $f_{SW}$  = 2 MHz,  $I_{OUT}$  = Full Load With  $C_{FF}$ 

Table 3. Bill Of Materials For Figure 37

| PART NAME          | PART<br>ID | PART VALUE                | PART NUMBER        | MANUFACTURER      |  |
|--------------------|------------|---------------------------|--------------------|-------------------|--|
| Buck Regulator     | U1         | 1.5 or 2A Buck Regulator  | LMR12015/20        | Texas Instruments |  |
| C <sub>PVIN</sub>  | C1         | 10 μF                     | C1210C106K8PACTU   | Kemet             |  |
| C <sub>BOOST</sub> | C2         | 0.1 μF                    | C0603X104K4RACTU   | Kemet             |  |
| C <sub>OUT</sub>   | C3         | 22 μF                     | GRM32ER71C226KE18L | MuRata            |  |
| C <sub>OUT</sub>   | C4         | 22 μF                     | GRM32ER71C226KE18L | MuRata            |  |
| C <sub>FF</sub>    | C5         | 0.18 μF                   | 0603ZC184KAT2A     | AVX               |  |
| Catch Diode        | D1         | Schottky Diode Vf = 0.32V | CMS06              | Toshiba           |  |
| Inductor           | L1         | 3.3 µH                    | 7447789003         | Wurth             |  |
| Feedback Resistor  | R1         | 4.02 kΩ                   | CRCW06034K02FKEA   | Vishay            |  |
| Feedback Resistor  | R2         | 1.02 kΩ                   | CRCW06031K02FKEA   | Vishay            |  |





Figure 38.  $V_{\rm IN}$  = 5 - 20 V,  $V_{\rm OUT}$  = 3.3 V,  $f_{\rm SW}$  = 2 MHz,  $I_{\rm OUT}$  = Full Load With C<sub>FF</sub>

Table 4. Bill Of Materials For Figure 38

| PART NAME          | PART<br>ID | PART VALUE                | PART NUMBER        | MANUFACTURER      |
|--------------------|------------|---------------------------|--------------------|-------------------|
| Buck Regulator     | U1         | 1.5 or 2A Buck Regulator  | LMR12015/20        | Texas Instruments |
| C <sub>PVIN</sub>  | C1         | 10 μF                     | C1210C106K8PACTU   | Kemet             |
| C <sub>BOOST</sub> | C2         | 0.1 μF                    | C0603X104K4RACTU   | Kemet             |
| C <sub>OUT</sub>   | C3         | 22 μF                     | GRM32ER71C226KE18L | MuRata            |
| C <sub>OUT</sub>   | C4         | 22 μF                     | GRM32ER71C226KE18L | MuRata            |
| C <sub>FF</sub>    | C5         | 0.18 μF                   | 0603ZC184KAT2A     | AVX               |
| Catch Diode        | D1         | Schottky Diode Vf = 0.32V | CMS06              | Toshiba           |
| Inductor           | L1         | 3.3 µH                    | 7447789003         | Wurth             |
| Feedback Resistor  | R1         | 2.32 kΩ                   | CRCW06032K32FKEA   | Vishay            |
| Feedback Resistor  | R2         | 1.02 kΩ                   | CRCW06031K02FKEA   | Vishay            |





Figure 39.  $V_{\rm IN}$  = 5 - 20 V,  $V_{\rm OUT}$  = 3.3 V,  $f_{\rm SW}$  = 2 MHz,  $I_{\rm OUT}$  = Full Load Without  $C_{\rm FF}$ 

Table 5. Bill Of Materials For Figure 39

|                    |            | _                         |                    |                   |  |  |  |  |  |  |  |  |
|--------------------|------------|---------------------------|--------------------|-------------------|--|--|--|--|--|--|--|--|
| PART NAME          | PART<br>ID | PART VALUE                | MANUFACTURER       |                   |  |  |  |  |  |  |  |  |
| Buck Regulator     | U1         | 1.5 or 2A Buck Regulator  | LMR12015/20        | Texas Instruments |  |  |  |  |  |  |  |  |
| C <sub>PVIN</sub>  | C1         | 10 μF                     | C1210C106K8PACTU   | Kemet             |  |  |  |  |  |  |  |  |
| C <sub>BOOST</sub> | C2         | 0.1 μF                    | C0603X104K4RACTU   | Kemet             |  |  |  |  |  |  |  |  |
| C <sub>OUT</sub>   | C3         | 22 μF                     | GRM32ER71C226KE18L | MuRata            |  |  |  |  |  |  |  |  |
| C <sub>OUT</sub>   | C4         | 22 μF                     | GRM32ER71C226KE18L | MuRata            |  |  |  |  |  |  |  |  |
| Catch Diode        | D1         | Schottky Diode Vf = 0.32V | CMS06              | Toshiba           |  |  |  |  |  |  |  |  |
| Inductor           | L1         | 3.3 µH                    | 7447789003         | Sumida            |  |  |  |  |  |  |  |  |
| Feedback Resistor  | R1         | 2.32 kΩ                   | CRCW06032K32FKEA   | Vishay            |  |  |  |  |  |  |  |  |
| Feedback Resistor  | R2         | 1.02 kΩ                   | CRCW06031K02FKEA   | Vishay            |  |  |  |  |  |  |  |  |





Figure 40.  $V_{IN}$  = 3.3 - 16 V,  $V_{OUT}$  = 1.8 V,  $f_{SW}$  = 2 MHz,  $I_{OUT}$  = Full Load

Table 6. Bill Of Materials For Figure 40

| PART NAME          | PART<br>ID | PART VALUE                | PART NUMBER        | MANUFACTURER      |  |  |
|--------------------|------------|---------------------------|--------------------|-------------------|--|--|
| Buck Regulator     | U1         | 1.5 or 2A Buck Regulator  | LMR12015/20        | Texas Instruments |  |  |
| C <sub>PVIN</sub>  | C1         | 10 μF                     | GRM32DR71E106KA12L | Murata            |  |  |
| C <sub>BOOST</sub> | C2         | 0.1 μF                    | GRM188R71C104KA01D | Murata            |  |  |
| C <sub>OUT</sub>   | C3         | 22 μF                     | C3225X7R1C226K     | TDK               |  |  |
| C <sub>OUT</sub>   | C4         | 22 μF                     | C3225X7R1C226K     | TDK               |  |  |
| Catch Diode        | D1         | Schottky Diode Vf = 0.32V | CMS06              | Toshiba           |  |  |
| Inductor           | L1         | 1.0 μH                    | CDRH5D18BHPNP      | Sumida            |  |  |
| Feedback Resistor  | R1         | 12 kΩ                     | CRCW060312K0FKEA   | Vishay            |  |  |
| Feedback Resistor  | R2         | 15 kΩ                     | CRCW060315K0FKEA   | Vishay            |  |  |





Figure 41.  $V_{IN}$  = 3.3 - 16 V,  $V_{OUT}$  = 1.8 V,  $f_{SW}$  = 1 MHz,  $I_{OUT}$  = Full Load

Table 7. Bill Of Materials For Figure 41

| PART NAME          | PART<br>ID | PART VALUE                | PART NUMBER        | MANUFACTURER      |  |  |
|--------------------|------------|---------------------------|--------------------|-------------------|--|--|
| Buck Regulator     | U1         | 1.5 or 2A Buck Regulator  | LMR12015/20        | Texas Instruments |  |  |
| C <sub>PVIN</sub>  | C1         | 10 μF                     | GRM32DR71E106KA12L | Murata            |  |  |
| C <sub>BOOST</sub> | C2         | 0.1 μF                    | GRM188R71C104KA01D | Murata            |  |  |
| C <sub>OUT</sub>   | C3         | 22 uF                     | C3225X7R1C226K     | TDK               |  |  |
| C <sub>OUT</sub>   | C4         | 22 uF                     | C3225X7R1C226K     | TDK               |  |  |
| C <sub>FF</sub>    | C5         | 3.9 nF                    | GRM188R71H392KA01D | Murata            |  |  |
| Catch Diode        | D1         | Schottky Diode Vf = 0.32V | CMS06              | Toshiba           |  |  |
| Inductor           | L1         | 1.8 µH                    | CDRH5D18BHPNP      | Sumida            |  |  |
| Feedback Resistor  | R1         | 12 kΩ                     | CRCW060312K0FKEA   | Vishay            |  |  |
| Feedback Resistor  | R2         | 15 kΩ                     | CRCW060315K0FKEA   | Vishay            |  |  |





Figure 42.  $V_{IN} = 3.3$  - 9 V,  $V_{OUT} = 1.2$  V,  $f_{SW} = 2$  MHz,  $I_{OUT} = Full Load$ 

Table 8. Bill Of Materials For Figure 42

| PART NAME          | PART<br>ID | PART VALUE                | PART NUMBER        | MANUFACTURER      |
|--------------------|------------|---------------------------|--------------------|-------------------|
| Buck Regulator     | U1         | 1.5 or 2A Buck Regulator  | LMR12015/20        | Texas Instruments |
| C <sub>PVIN</sub>  | C1         | 10 μF                     | GRM32DR71E106KA12L | Murata            |
| C <sub>BOOST</sub> | C2         | 0.1 μF                    | GRM188R71C104KA01D | Murata            |
| C <sub>OUT</sub>   | C3         | 47 μF                     | GRM32ER61A476KE20L | Murata            |
| C <sub>OUT</sub>   | C4         | 22 μF                     | C3225X7R1C226K     | TDK               |
| C <sub>FF</sub>    | C5         | NOT MOUNTED               |                    |                   |
| Catch Diode        | D1         | Schottky Diode Vf = 0.32V | CMS06              | Toshiba           |
| Inductor           | L1         | 0.56 μΗ                   | CDRH2D18/HPNP      | Sumida            |
| Feedback Resistor  | R1         | 1.02 kΩ                   | CRCW06031K02FKEA   | Vishay            |
| Feedback Resistor  | R2         | 5.10 kΩ                   | CRCW06035K10FKEA   | Vishay            |



## 9 Layout

## 9.1 Layout Considerations

#### 9.1.1 Compact Layout

The performance of any switching converter depends as much upon the layout of the PCB as the component selection. The following guidelines will help the user design a circuit with maximum rejection of outside EMI and minimum generation of unwanted EMI.

Parasitic inductance can be reduced by keeping the power path components close together and keeping the area of the loops small, on which high currents travel. Short, thick traces or copper pours (shapes) are best. In particular, the switch node (where L1, D1, and the SW pin connect) should be just large enough to connect all three components without excessive heating from the current it carries. The LMR12015/20 operates in two distinct cycles (see Figure 22) whose high current paths are shown below in Figure 43:



Figure 43. Buck Converter Current Loops

The dark grey, inner loop represents the high current path during the MOSFET on-time. The light grey, outer loop represents the high current path during the off-time.

## 9.1.2 Ground Plane and Shape Routing

The diagram of Figure 43 is also useful for analyzing the flow of continuous current vs. the flow of pulsating currents. The circuit paths with current flow during both the on-time and off-time are considered to be continuous current, while those that carry current during the on-time or off-time only are pulsating currents. Preference in routing should be given to the pulsating current paths, as these are the portions of the circuit most likely to emit EMI. The ground plane of a PCB is a conductor and return path, and it is susceptible to noise injection just like any other circuit path. The path between the input source and the input capacitor and the path between the catch diode and the load are examples of continuous current paths. In contrast, the path between the catch diode and the input capacitor carries a large pulsating current. This path should be routed with a short, thick shape, preferably on the component side of the PCB. Multiple vias in parallel should be used right at the pad of the input capacitor to connect the component side shapes to the ground plane. A second pulsating current loop that is often ignored is the gate drive loop formed by the SW and BOOST pins and boost capacitor  $C_{\text{BOOST}}$ . To minimize this loop and the EMI it generates, keep  $C_{\text{BOOST}}$  close to the SW and BOOST pins.

## 9.1.3 FB Loop

The FB pin is a high-impedance input, and the loop created by R2, the FB pin and ground should be made as small as possible to maximize noise rejection. R2 should therefore be placed as close as possible to the FB and GND pins of the IC.

#### 9.1.4 PCB Summary

1. Minimize the parasitic inductance by keeping the power path components close together and keeping the area of the high-current loops small.



## **Layout Considerations (continued)**

- 2. The most important consideration when completing the layout is the close coupling of the GND connections of the  $C_{IN}$  capacitor and the catch diode D1. These ground connections must be immediately adjacent, with multiple vias in parallel at the pad of the input capacitor connected to GND. Place  $C_{IN}$  and D1 as close to the IC as possible.
- 3. Next in importance is the location of the GND connection of the  $C_{OUT}$  capacitor, which should be near the GND connections of  $C_{IN}$  and D1.
- 4. There should be a continuous ground plane on the copper layer directly beneath the converter. This reduces parasitic inductance and EMI.
- 5. The FB pin is a high impedance node take care to make the FB trace short to avoid noise pickup and inaccurate regulation. Place the feedback resistors as close as possible to the IC, with the GND of R2 placed as close as possible to the GND of the IC. The V<sub>OUT</sub> trace to R1 should be routed away from the inductor and any other traces that are switching.
- 6. High AC currents flow through the V<sub>IN</sub>, SW and V<sub>OUT</sub> traces, so they must be as short and wide as possible. However, making the traces wide increases radiated noise, so the layout designer must make this trade-off. Radiated noise can be decreased by choosing a shielded inductor.

Place the remaining components as close as possible to the IC. See *AN-2279 LMR12020 Evaluation Module* for further considerations and the LMR12015/20 eval board as an example of a four-layer layout.



## 10 Device and Documentation Support

## 10.1 Device Support

#### 10.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 10.1.2 Development Support

#### 10.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR12015 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 10.2 Related Links

Table 9 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

Table 9. Related Links

| PARTS    | PRODUCT FOLDER   ORDER NOW |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------|----------------------------|------------|---------------------|---------------------|---------------------|--|
| LMR12015 | Click here                 | Click here | Click here          | Click here          | Click here          |  |
| LMR12020 | Click here                 | Click here | Click here          | Click here          | Click here          |  |

## 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.



#### 10.5 Trademarks

E2E is a trademark of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

#### 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 10.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGE OPTION ADDENDUM



10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                   |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| LMR12015XSD/NOPB  | ACTIVE | WSON         | DSC                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L285B                   | Samples |
| LMR12015XSDX/NOPB | ACTIVE | WSON         | DSC                | 10   | 4500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L285B                   | Samples |
| LMR12020XSD/NOPB  | ACTIVE | WSON         | DSC                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L284B                   | Samples |
| LMR12020XSDX/NOPB | ACTIVE | WSON         | DSC                | 10   | 4500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | L284B                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## PACKAGE OPTION ADDENDUM



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 21-Oct-2021

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| All differsions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMR12015XSD/NOPB            | WSON            | DSC                | 10 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LMR12015XSDX/NOPB           | WSON            | DSC                | 10 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LMR12020XSD/NOPB            | WSON            | DSC                | 10 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LMR12020XSDX/NOPB           | WSON            | DSC                | 10 | 4500 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |

www.ti.com 21-Oct-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR12015XSD/NOPB  | WSON         | DSC             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LMR12015XSDX/NOPB | WSON         | DSC             | 10   | 4500 | 367.0       | 367.0      | 35.0        |
| LMR12020XSD/NOPB  | WSON         | DSC             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LMR12020XSDX/NOPB | WSON         | DSC             | 10   | 4500 | 367.0       | 367.0      | 35.0        |

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4207383/F



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)