





**SN75ALS181** 

SLLS152E - DECEMBER 1992 - REVISED OCTOBER 2022

## SN75ALS181 Differential Driver and Receiver Pair

#### 1 Features

- Meets TIA/EIA-422-B, TIA/EIA-485-A, and CCITT recommendations V.11 and X.27
- Low supply-current requirements... 30 mA max
- Driver output capacity...±60 mA
- Thermal shutdown protection
- Driver common-mode output voltage range of -7 V to 12 V
- Receiver input impedance:  $12 \text{ k}\Omega$  min
- Receiver input sensitivity: ±200 mV
- Receiver input hysteresis: 60 mV typ
- Receiver common-mode input voltage range of ±12 V
- Operates from single 5-V supply
- Glitch-free power-up and power-down protection

### 2 Description

The SN75ALS181 is a differential driver and receiver pair designed for bidirectional data communication on multipoint bus transmission lines. The design provides for balanced transmission lines and meets TIA/EIA-422-B and TIA/EIA-485-A, and CCITT recommendations V.10, V.11, X.26, and X.27.

The SN75ALS181 combines a 3-state differential line driver and a differential-input line receiver that operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected to separate pins for greater flexibility and are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC}$  = 0. These ports feature wide positive and negative common-mode voltage changes, making the device suitable for partyline applications.

#### **Device Information**

| PART NUMBER |  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |
|-------------|--|------------------------|-------------------|--|
| SN75ALS18   |  | N (PDIP) 14-pins       | 19.3 mm x 6.35 mm |  |
| SINTUALS TO |  | NS (SO) 14-pins        | 10.3 mm x 5.3 mm  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features1                               | 5.7 Switching Characteristics: Receiver |
|-------------------------------------------|-----------------------------------------|
| 2 Description1                            | Parameter Measurement Information       |
| 3 Revision History2                       | 6 Detailed Description10                |
| 4 Pin Configuration and Functions3        |                                         |
| 5 Specifications4                         | 7 Device and Documentation Support12    |
| 5.1 Absolute Maximum Ratings4             |                                         |
| 5.2 Thermal Information4                  | 7.2 Support Resources12                 |
| 5.3 Recommended Operating Conditions4     | 7.3 Trademarks12                        |
| 5.4 Electrical Characteristics: Driver5   | 7.4 Electrostatic Discharge Caution12   |
| 5.5 Switching Characteristics: Driver5    | 7.5 Glossary12                          |
| 5.6 Electrical Characteristics: Receiver6 | ·                                       |

## **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision D (August 2013) to Revision E (October 2022)                                                                | Page  |
|-----------------------------------------------------------------------------------------------------------------------------------|-------|
| Added the Pin Configuration and Functions                                                                                         | 3     |
| Deleted the Package thermal impedance from the Absolute Maximum Ratings                                                           |       |
| Added the Thermal Information table                                                                                               | 4     |
| Added the Detailed Description section                                                                                            | 10    |
|                                                                                                                                   |       |
| Changes from Revision C (May 2010) to Revision D (August 2013)                                                                    | Page  |
| Changes from Revision C (May 2010) to Revision D (August 2013)                                                                    | Page  |
| Changes from Revision C (May 2010) to Revision D (August 2013)  • Fixed typographical error in MAX value for Δ V <sub>OD</sub>  . | Page5 |
|                                                                                                                                   | Page5 |

## **4 Pin Configuration and Functions**



N.C. - No internal connection

Figure 4-1. N OR NS Package (Top View)

**Table 4-1. Pin Functions** 

| PIN TYPE D      |        | TVDE           | DESCRIPTION                       |  |
|-----------------|--------|----------------|-----------------------------------|--|
| NAME            | NO.    | ITPE           | DESCRIPTION                       |  |
| NC              | 1, 8   | No Connect     | Not electrically connected        |  |
| R               | 2      | Digital Output | Logic output RS485 data           |  |
| RE              | 3      | Digital Input  | Receiver enable, active low       |  |
| DE              | 4      | Digital Input  | Driver enable, active high        |  |
| D               | 5      | Digital Input  | Driver data input                 |  |
| GND             | 6, 7   | Ground         | Device ground                     |  |
| Υ               | 9      | Bus Output     | Bus Output Y (Complementary to Z) |  |
| Z               | 10     | Bus Output     | Bus Output Z (Complementary to Y) |  |
| В               | 11     | Bus Input      | Bus Input B (Complementary to A)  |  |
| Α               | 12     | Bus Input      | Bus Input A (Complementary to B)  |  |
| V <sub>CC</sub> | 13, 14 | Power          | 5 V Supply                        |  |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) see (1)

|                  |                                                              |                      | MIN | MAX | UNIT |
|------------------|--------------------------------------------------------------|----------------------|-----|-----|------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>                          |                      |     | 7   | V    |
|                  | Input voltage range                                          | D, DE, and RE inputs |     | 7   | V    |
|                  | Output voltage range                                         | Driver               | -9  | 14  | V    |
|                  | Input voltage range                                          | Receiver             | -14 | 14  | V    |
|                  | Receiver differential input voltage range <sup>(3)</sup>     |                      | -14 | 14  | V    |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                      |     | 260 | °C   |
| T <sub>stg</sub> | Storage temperature range                                    |                      | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **5.2 Thermal Information**

|                               | THEOMAL METRIC(1)                            | N (PDIP) | NS (SO) | LINUT |
|-------------------------------|----------------------------------------------|----------|---------|-------|
| THERMAL METRIC <sup>(1)</sup> |                                              | 14-Pins  | 14-Pins | UNIT  |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance       | 54.2     | 88.6    | °C/W  |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 41.6     | 49.12   | °C/W  |
| Ψ ЈТ                          | Junction-to-top characterization parameter   | 34.0     | 14.17   | °C/W  |
| Ψ ЈВ                          | Junction-to-board characterization parameter | 21.1     | 48.6    | °C/W  |
| R <sub>θJC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A      | N/A     | °C/W  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

### **5.3 Recommended Operating Conditions**

|                 |                                          |               | MIN  | NOM | MAX  | UNIT |
|-----------------|------------------------------------------|---------------|------|-----|------|------|
| V <sub>CC</sub> | Supply voltage                           |               | 4.75 | 5   | 5.25 | V    |
| V <sub>OC</sub> | Common-mode output voltage(1)            | Driver        | -7   |     | 12   | V    |
| V <sub>IC</sub> | Common-mode input voltage <sup>(1)</sup> | Receiver      | -12  |     | 12   | ٧    |
| V <sub>IH</sub> | High-level input voltage                 | D, DE, and RE | 2    |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage                  | D, DE, and RE |      |     | 0.8  | V    |
| $V_{ID}$        | Differential input voltage               | ·             |      |     | ±12  | V    |
|                 | Link lavel autout aumant                 | Driver        |      |     | -60  | mA   |
| I <sub>OH</sub> | High-level output current                | Receiver      |      |     | -400 | μA   |
|                 | Level and autorit animont                | Driver        |      |     | 60   | mA   |
| I <sub>OL</sub> | Low-level output current                 | Receiver      |      |     | 8    | IIIA |
| T <sub>A</sub>  | Operating free-air temperature           | ·             | 0    |     | 70   | °C   |

<sup>(1)</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this table for common-mode output voltage level only.

<sup>(2)</sup> All voltage values, except differential input voltage, are with respect to network ground terminal.

<sup>(3)</sup> Differential input voltage is measured at the non-inverting terminal with respect to the inverting terminal.

#### 5.4 Electrical Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                        | R TEST CONDITIONS                                  |                  | MIN                  | TYP <sup>(1)</sup> | MAX  | UNIT     |
|-------------------|------------------------------------------------------------------|----------------------------------------------------|------------------|----------------------|--------------------|------|----------|
| V <sub>IK</sub>   | Input clamp voltage                                              | I <sub>I</sub> = -18 mA                            |                  |                      |                    | -1.5 | V        |
| Vo                | Output voltage                                                   | I <sub>O</sub> = 0                                 |                  | 0                    |                    | 6    | V        |
| V <sub>OD1</sub>  | Differential output voltage                                      | I <sub>O</sub> = 0                                 |                  | 1.5                  |                    | 6    | V        |
|                   |                                                                  | V <sub>CC</sub> = 5 V ,                            |                  | 1/2 V <sub>OD1</sub> |                    |      |          |
| $ V_{OD2} $       | Differential output voltage                                      | R <sub>L</sub> = 100 Ω                             | See Figure 6-1   | 2                    |                    |      | V        |
|                   |                                                                  | R <sub>L</sub> = 54 Ω                              |                  | 1.5                  | 2.3                | 5    |          |
| V <sub>OD3</sub>  | Differential output voltage                                      | $V_{\text{test}} = -7 \text{ V to } 12 \text{ V},$ | See Figure 6-2   | 1.5                  |                    | 5    | V        |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage               | $R_L$ = 54 Ω or 100 Ω,                             | See Figure 6-1   |                      |                    | ±0.2 | V        |
| \/                | Common mode output voltage                                       | $R_L = 54 \Omega \text{ or } 100 \Omega,$          | See Figure 6-1   |                      |                    | 3    | V        |
| V <sub>oc</sub>   | Common mode output voltage                                       | KL - 54 12 01 100 12,                              | See Figure 0-1   |                      |                    | -1   | <b>v</b> |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage <sup>(2)</sup> | $R_L$ = 54 Ω or 100 Ω,                             | See Figure 6-1   |                      |                    | ±0.2 | ٧        |
| I <sub>OZ</sub>   | High-impedance-state output current                              | $V_{\rm O} = -7 \text{ V to } 12 \text{ V}^{(3)}$  |                  |                      |                    | ±100 | μA       |
| I <sub>IH</sub>   | High-level input current                                         | V <sub>IH</sub> = 2.4 V                            |                  |                      |                    | 20   | μA       |
| I <sub>IL</sub>   | Low-level input current                                          | V <sub>IL</sub> = 0.4 V                            |                  |                      |                    | -100 | μA       |
|                   |                                                                  | V <sub>O</sub> = -7 V                              |                  |                      |                    | -250 |          |
|                   | Chart aircuit autaut aurrant                                     | $V_{O} = V_{CC}$                                   |                  |                      |                    | 250  | mA       |
| los               | Short circuit output current                                     | V <sub>O</sub> = 12 V                              |                  |                      |                    | 250  | IIIA     |
|                   |                                                                  | V <sub>O</sub> = 0 V                               |                  |                      |                    | -150 |          |
| 1                 | Supply current (total package)                                   | No load                                            | Outputs enabled  |                      | 21                 | 30   | mA       |
| I <sub>CC</sub>   | ouppry current (total package)                                   | INO IOAU                                           | Outputs disabled |                      | 14                 | 21   | 111/4    |

<sup>(1)</sup> 

### 5.5 Switching Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          |                                              | TEST CONDITIONS      |                         |                | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|----------------------------------------------|----------------------|-------------------------|----------------|-----|--------------------|-----|------|
| $t_{dD}$           | Differential output delay time, tdDH or tdDL | $R_L = 54 \Omega$ ,  | C <sub>L</sub> = 50 pF, | See Figure 6-3 | 9   | 13                 | 20  | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( tdDH – tdDL )                   | $R_L = 54 \Omega$ ,  | C <sub>L</sub> = 50 pF, | See Figure 6-3 |     | 1                  | 8   | ns   |
| t <sub>t</sub>     | Differential output transition time          | $R_L = 54 \Omega$ ,  | C <sub>L</sub> = 50 pF, | See Figure 6-3 | 3   | 10                 | 16  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level             | $R_L = 110 \Omega$ , | See Figure 6-4          |                |     | 36                 | 53  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level              | $R_L = 110 \Omega$ , | See Figure 6-5          | 5              |     | 39                 | 56  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level          | $R_L = 110 \Omega$ , | See Figure 6-4          |                |     | 20                 | 31  | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level           | $R_L = 110 \Omega$ , | See Figure 6-5          | 5              |     | 9                  | 20  | ns   |
|                    |                                              |                      |                         |                |     |                    |     |      |

<sup>(1)</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and TA = 25°C.

All typical values are at  $V_{CC}$  = 5 V and TA = 25°C.  $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level (2) to a low level.

<sup>(3)</sup> This applies for both power on and power off. Refer to TIA/EIA-485-A for exact conditions



#### **5.6 Electrical Characteristics: Receiver**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                             | TE                            | TEST CONDITIONS                 |                | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|-------------------------------------------------------|-------------------------------|---------------------------------|----------------|------|--------------------|------|------|
| V <sub>T+</sub>  | Positive-going threshold voltage, differential input  | V <sub>O</sub> = 2.7 V,       | I <sub>O</sub> = -0.4 mA        |                |      |                    | 0.2  | V    |
| V <sub>T-</sub>  | Negative-going threshold voltage, differential input  | V <sub>O</sub> = 0.5 V,       | I <sub>O</sub> = 8 mA           |                | -0.2 |                    |      | ٧    |
| V <sub>hys</sub> | Input hysteresis (V <sub>T+</sub> – V <sub>T-</sub> ) |                               |                                 |                |      | 60                 |      | mV   |
| V <sub>IK</sub>  | Input clamp voltage, RE                               | I <sub>I</sub> = -18 mA       |                                 |                |      |                    | -1.5 | V    |
| V <sub>OH</sub>  | High-level output voltage                             | V <sub>ID</sub> = 200 mV,     | $I_{OH} = -400 \mu A$ ,         | See Figure 6-6 | 2.7  |                    |      | V    |
| V <sub>OL</sub>  | Low-level output voltage                              | V <sub>ID</sub> = 200 mV,     | I <sub>OL</sub> = 8 mA,         | See Figure 6-6 |      |                    | 0.45 | V    |
| I <sub>OZ</sub>  | High-impedance-state output current                   | V <sub>O</sub> = 0.4 V to 2.4 | V <sub>O</sub> = 0.4 V to 2.4 V |                |      |                    | ±20  | μΑ   |
|                  | Line input current                                    | Other input at 0              | V <sub>I</sub> = 12 V           |                |      |                    | 1    | mA   |
| 1                | Line input current                                    | V <sup>(2)</sup> ,            | V <sub>I</sub> = -7 V           |                |      |                    | -0.8 | MA   |
| I <sub>IH</sub>  | High-level input current, RE                          | V <sub>IH</sub> = 2.7 V       |                                 |                |      |                    | 20   | μA   |
| I <sub>IL</sub>  | Low-level input current, RE                           | V <sub>IL</sub> = -7 V        |                                 |                |      |                    | -100 | μΑ   |
| R <sub>I</sub>   | Input resistance                                      |                               |                                 |                | 12   |                    |      | kΩ   |
| Ios              | Short circuit output current                          | V <sub>ID</sub> = 200 mV,     | V <sub>O</sub> = 0 V            |                | -15  |                    | -85  | mA   |
|                  | Cumply gurrent (total madrage)                        | Nolood                        | Outputs enabled                 |                |      | 21                 | 30   | m A  |
| I <sub>CC</sub>  | Supply current (total package)                        | No load                       | Outputs<br>disabled             |                |      | 14                 | 21   | mA   |

## 5.7 Switching Characteristics: Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                         | TEST CONDITIONS                   | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|---------------------------------------------------|-----------------------------------|-----|--------------------|-----|------|
| t <sub>PHL</sub>   | Differential output delay time, tdDH or tdDL      | V <sub>ID</sub> = -1.5 V to 1.5 V | 10  | 16                 | 25  | ns   |
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | V <sub>ID</sub> = -1.5 V to 1.5 V | 10  | 16                 | 25  | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( tdDH – tdDL )                        | V <sub>ID</sub> = -1.5 V to 1.5 V |     | 1                  | 8   | ns   |
| t <sub>PZH</sub>   | Output enable time to high level                  |                                   |     | 7                  | 15  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level                   |                                   |     | 9                  | 19  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level               |                                   |     | 18                 | 27  | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level                |                                   |     | 10                 | 15  | ns   |

All typical values are at  $V_{CC}$  = 5 V and TA = 25°C.

All typical values are at  $V_{CC}$  = 5 V and TA = 25°C. This applies for both power on and power off. Refer to TIA/EIA-485-A for exact conditions

### **Parameter Measurement Information**



Figure 6-1. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub>



Figure 6-2. Driver Circuit, V<sub>OD3</sub>



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-3. Driver Differential-Output Delay and Transition Times



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50 \Omega$
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-4. Driver Enable and Disable Times





- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50 Ω
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-5. Driver Enable and Disable Times



Figure 6-6. Receiver,  $V_{OH}$  and  $V_{OL}$ 



- A. The input pulse is supplied by a generator having the following characteristics: PRR ≤ 1 MHz, 50% duty cycle, t<sub>r</sub> ≤ 6 ns, t<sub>f</sub> ≤ 6 ns, Z<sub>O</sub> = 50 Ω
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-7. Receiver Propagation-Delay Times



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O =$  50  $\Omega$
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6-8. Receiver Output Enable and Disable Times



### **6 Detailed Description**

### **6.1 Device Functional Modes**

#### 6.1.1 Function Tables

#### **Each Driver**

| INPUTS |    | OUTPUTS |   |
|--------|----|---------|---|
| D      | DE | Υ       | Z |
| Н      | Н  | Н       | L |
| L      | Н  | L       | Н |
| X      | L  | Z       | Z |

### Each Receiver(1)

| DIFFERENTIAL<br>A-B                                     | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | ?           |
| V <sub>ID</sub> ≤ -0.2 V                                | L            | L           |
| X                                                       | н            | Z           |

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

#### 6.1.2 Schematics



Figure 6-1. SCHEMATICS OF INPUTS



Figure 6-2. SCHEMATICS OF OUTPUTS



### 7 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 7.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 7.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 7.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 7.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

www.ti.com 17-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN75ALS181N      | LIFEBUY | PDIP         | N                  | 14   | 25             | RoHS & Green | (6)<br>NIPDAU                 | N / A for Pkg Type | 0 to 70      | SN75ALS181N             |         |
| SN75ALS181NSR    | ACTIVE  | SO           | NS                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS181                | Samples |
| SN75ALS181NSRG4  | ACTIVE  | SO           | NS                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS181                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

17-Jun-2023 www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 29-Apr-2022

### TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75ALS181NSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

## PACKAGE MATERIALS INFORMATION

www.ti.com 29-Apr-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75ALS181NSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 29-Apr-2022

### **TUBE**



#### \*All dimensions are nominal

| ſ | Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
|   | SN75ALS181N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)