

Sample &

Buy



## TPS62175, TPS62177

Reference

Design

SLVSB35C - OCTOBER 2012 - REVISED JULY 2015

# TPS6217x 28-V, 0.5-A Step-Down Converter With Sleep Mode

Technical

Documents

## 1 Features

- DCS-Control<sup>™</sup> Topology
- Input Voltage Range 4.75 V to 28 V
- Quiescent Current Typically 4.8 µA (Sleep Mode)
- 100% Duty Cycle Mode
- Active Output Discharge
- Power Good Output
- Output Current of 500 mA
- Output Voltage Range 1 VDC to 6 V
- Switching Frequency of Typically 1 MHz
- Seamless Power Save Mode Transition
- Undervoltage Lockout
- Short Circuit Protection
- Over Temperature Protection
- Available in 2-mm × 3-mm 10-pin WSON Package

## 2 Applications

- General 12 V / 24 V Point Of Load Supply
- Ultra Mobile PC, Embedded PC
- Low Power Supply for Microprocessor
- High Efficiency LDO Alternative
- Industrial Sensors

## 3 Description

Tools &

Software

The TPS6217x is a high efficiency synchronous stepdown DC/DC converter, based on the DCS-Control<sup>TM</sup> topology.

Support &

Community

29

With a wide operating input voltage range of 4.75 V to 28 V, the device is ideally suited for systems powered from multi cell Li-Ion as well as 12 V and even higher intermediate supply rails, providing up to 500-mA output current.

The TPS6217x automatically enters power save mode at light loads, to maintain high efficiency across the whole load range. As well, it features a sleep mode to supply applications with advanced power save modes like ultra low power micro controllers. The power good output may be used for power sequencing and/or power on reset.

The device features a typical quiescent current of 22  $\mu$ A in normal mode and 4.8  $\mu$ A in sleep mode. In sleep mode, the efficiency at very low load currents can be increased by as much as 20%. In shutdown mode, the shutdown current is less than 2  $\mu$ A and the output is actively discharged.

The TPS6217x, available in an adjustable and a fixed output voltage version, is packaged in a small 2-mm  $\times$  3-mm 10-pin WSON package.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS6217x    | WSON (10) | 2.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## Efficiency vs Output Current



Downloaded From Oneyac.com



| 1<br>2<br>3<br>4 | App<br>Des | tures                              |
|------------------|------------|------------------------------------|
| 5                |            | ice Comparison Table 3             |
| 6                | Pin        | Configuration and Functions 3      |
| 7                | Spe        | cifications 4                      |
|                  | 7.1        | Absolute Maximum Ratings 4         |
|                  | 7.2        | ESD Ratings 4                      |
|                  | 7.3        | Recommended Operating Conditions 4 |
|                  | 7.4        | Thermal Information 4              |
|                  | 7.5        | Electrical Characteristics5        |
|                  | 7.6        | Typical Characteristics            |
| 8                | Deta       | ailed Description8                 |
|                  | 8.1        | Overview                           |
|                  | 8.2        | Functional Block Diagrams8         |
|                  | 8.3        | Feature Description                |
|                  | 8.4        | Device Functional Modes 10         |
|                  |            |                                    |

| 9  | App  | lication and Implementation       | 13 |
|----|------|-----------------------------------|----|
|    | 9.1  | Application Information           | 13 |
|    | 9.2  | Typical Application               | 13 |
|    | 9.3  | System Examples                   | 23 |
| 10 | Pow  | ver Supply Recommendations        | 27 |
| 11 | Laye | out                               | 27 |
|    | 11.1 | Layout Guidelines                 | 27 |
|    | 11.2 | Layout Example                    | 27 |
|    | 11.3 | Thermal Information               | 28 |
| 12 | Dev  | ice and Documentation Support     | 29 |
|    | 12.1 | Device Support                    |    |
|    | 12.2 | Documentation Support             | 29 |
|    | 12.3 | Related Links                     | 29 |
|    | 12.4 | Community Resources               | 29 |
|    | 12.5 | Trademarks                        | 29 |
|    | 12.6 | Electrostatic Discharge Caution   | 29 |
|    | 12.7 | Glossary                          | 30 |
| 13 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 30 |
|    | -    |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ch | nanges from Revision B (January 2014) to Revision C                                                                                                                                                                                                           | Page             |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and In<br>section, Power Supply Recommendations section, Layout section, Device and Documentation Supp<br>Mechanical, Packaging, and Orderable Information section | ort section, and |
| Ch | nanges from Revision A (November 2012) to Revision B                                                                                                                                                                                                          | Page             |
| •  | Added to SLEEP description in TERMINAL FUNCTIONS table                                                                                                                                                                                                        | 3                |
| •  | Changed Sleep Mode Operation section                                                                                                                                                                                                                          | 11               |
| •  | Changed Micro Controller Power Supply section information and Figure 54                                                                                                                                                                                       | 24               |
| •  | Changed Figure 55                                                                                                                                                                                                                                             |                  |
| Ch | nanges from Original (October 2012) to Revision A                                                                                                                                                                                                             | Page             |
| •  | Added Start-up Mode to High-Side MOSFET Current Limit in ELECTRICAL CHARACTERISTICS                                                                                                                                                                           | 5                |

| • | Changed Table 2 1                                                                   | 14 |
|---|-------------------------------------------------------------------------------------|----|
| • | Added Start-up Mode to High-Side MOSFET Current Limit in ELECTRICAL CHARACTERISTICS | 5  |





www.ti.com



## 5 Device Comparison Table

| PART NUMBER | OUTPUT VOLTAGE | PACKAGE DESIGNATOR CODE | PACKAGE MARKING |
|-------------|----------------|-------------------------|-----------------|
| TPS62175    | Adjustable     | DQC                     | 62175           |
| TPS62177    | Fixed, 3.3 V   | DQC                     | 62177           |

## 6 Pin Configuration and Functions



### **Pin Functions**

| PIN                    | J <sup>(1)</sup> | 1/0 | DECODIDION                                                                                                                                                                 |  |
|------------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                   | NO.              | 1/0 | DESCRIPTION                                                                                                                                                                |  |
| PGND                   | 1                | _   | Power ground connection                                                                                                                                                    |  |
| VIN                    | 2                | Ι   | Supply voltage for the converter                                                                                                                                           |  |
| EN                     | 3                | Ι   | Enable input (High = enabled, Low = disabled)                                                                                                                              |  |
| NC                     | 4                | _   | This pin is recommended to be connected to AGND but can left be floating                                                                                                   |  |
| FB                     | 5                | I   | Itage feedback of adjustable version. Connect resistive divider to this pin. TI recommends necting FB to AGND for fixed voltage versions for improved thermal performance. |  |
| AGND                   | 6                | _   | nalog ground connection                                                                                                                                                    |  |
| PG                     | 7                | 0   | Output power good (open drain, requires pullup resistor)                                                                                                                   |  |
| SLEEP                  | 8                | I   | Sleep mode input (High = normal operation, Low = sleep mode operation). Can be operated lynamically during operation. If sleep mode is not used, connect to VOUT.          |  |
| SW                     | 9                | 0   | Switch node, connected to the internal MOSFET switches. Connect inductor between SW and output capacitor.                                                                  |  |
| VOS                    | 10               | I   | Dutput voltage sense pin and connection for the control loop circuitry.                                                                                                    |  |
| Exposed<br>Thermal Pad | _                | _   | Must be connected to AGND and PGND. Must be soldered to achieve appropriate power dissipation and mechanical reliability.                                                  |  |

(1) For more information about connecting pins, see *Detailed Description* and *Application and Implementation* sections.

## 7 Specifications

## 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                            |                                                | MIN  | MAX                   | UNIT |
|----------------------------|------------------------------------------------|------|-----------------------|------|
| Pin voltage <sup>(2)</sup> | VIN                                            | -0.3 | 30                    |      |
|                            | EN, SW                                         | -0.3 | V <sub>IN</sub> + 0.3 | V    |
|                            | FB, PG, VOS, SLEEP, NC                         | -0.3 | 7                     |      |
| Power good sink<br>current | PG                                             |      | 10                    | mA   |
| Temperature                | Operating junction temperature, T <sub>J</sub> | -40  | 125                   | ŝ    |
|                            | Storage temperature, T <sub>stg</sub>          | -65  | 150                   | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

All voltages are with respect to network ground terminal. (2)

## 7.2 ESD Ratings

|                    |                         |                                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>       | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$ | ±500  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
 JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

|                                                | MIN  | NOM | MAX | UNIT |
|------------------------------------------------|------|-----|-----|------|
| Supply voltage, V <sub>IN</sub>                | 4.75 |     | 28  | V    |
| Operating free air temperature, T <sub>A</sub> | -40  |     | 85  | °C   |
| Operating junction temperature, T <sub>J</sub> | -40  |     | 125 | °C   |

## 7.4 Thermal Information

|                       |                                              | TPS6217x   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DQC [WSON] | UNIT |
|                       |                                              | 10 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 61.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 65.5       | °C/W |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 22.5       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.4        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 22.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.3        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report, SPRA953.

## 7.5 Electrical Characteristics

Over free-air temperature range ( $T_A = -40^{\circ}$ C to 85°C) and  $V_{IN} = 4.75$  V to 28 V. Typical values at  $V_{IN} = 12$  V and  $T_A = 25^{\circ}$ C (unless otherwise noted)

|                     | PARAMETER                                            | TEST CONDITIONS                                                 | MIN  | TYP  | MAX  | UNIT |
|---------------------|------------------------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| SUPPLY              |                                                      |                                                                 |      |      |      |      |
| V <sub>IN</sub>     | Input voltage range                                  |                                                                 | 4.75 |      | 28   | V    |
| l <sub>Q</sub>      | Operating quiescent<br>current                       | $EN = High, SLEEP = High, I_{OUT} = 0 mA, device not switching$ |      | 22   | 36   | μΑ   |
| Q_SLEEP             | Sleep mode quiescent<br>current                      | $EN = High, SLEEP = Low, I_{OUT} = 0 mA, device not switching$  |      | 4.8  | 10   | μA   |
| I <sub>SD</sub>     | Shutdown current                                     | EN = Low, current into VIN pin                                  |      | 1.5  | 5    | μA   |
|                     | Undervoltage lockout                                 | Rising input voltage                                            | 4.5  | 4.6  | 4.7  | V    |
| V <sub>UVLO</sub>   | threshold                                            | Falling input voltage                                           |      | 2.9  |      | V    |
| г                   | Thermal shutdown temperature                         | Rising junction temperature                                     |      | 150  |      | °C   |
| T <sub>SD</sub>     | Thermal shutdown hysteresis                          |                                                                 |      | 20   |      |      |
| CONTROL             | (EN, PG, SLEEP)                                      |                                                                 |      |      |      |      |
| V <sub>H</sub>      | High level input<br>threshold voltage (EN,<br>SLEEP) |                                                                 | 0.9  |      |      | V    |
| VL                  | Low level input<br>threshold voltage (EN,<br>SLEEP)  |                                                                 |      |      | 0.3  | V    |
| LKG_EN              | Input leakage current<br>(EN)                        | EN = V <sub>IN</sub>                                            |      | 5    | 300  | nA   |
| LKG_SLEEP           | Input leakage current<br>(SLEEP)                     | V <sub>SLEEP</sub> = 3.3 V                                      |      | 1.4  |      | μA   |
| N/                  | Power good threshold voltage                         | Rising (%V <sub>OUT</sub> )                                     | 93%  | 96%  | 99%  |      |
| V <sub>TH_PG</sub>  |                                                      | Falling (%V <sub>OUT</sub> )                                    | 87%  | 90%  | 93%  |      |
| V <sub>OL_PG</sub>  | Power good output low voltage                        | I <sub>PG</sub> = -2 mA                                         |      |      | 0.3  | V    |
| I <sub>LKG_PG</sub> | Input leakage current<br>(PG)                        | V <sub>PG</sub> = 5 V                                           |      | 5    | 300  | nA   |
| POWER SW            | ЛТСН                                                 |                                                                 |      |      |      |      |
| D                   | High-side MOSFET<br>ON-resistance                    | V <sub>IN</sub> ≥ 6 V                                           |      | 850  | 1430 | mΩ   |
| R <sub>DS(ON)</sub> | Low-side MOSFET<br>ON-resistance                     | V <sub>IN</sub> ≥ 6 V                                           |      | 320  | 530  | mΩ   |
| I                   | High-side MOSFET                                     | Normal operation                                                | 800  | 1000 | 1200 | ~ ^  |
| LIMF                | current limit                                        | Start-up mode                                                   | 450  | 525  | 600  | mA   |
| OUTPUT              |                                                      |                                                                 |      |      |      |      |
| V <sub>OUT</sub>    | Output voltage range (TPS62175)                      | $V_{IN} \ge V_{OUT}$                                            | 1    |      | 6    | V    |
| V <sub>REF</sub>    | Internal reference<br>voltage                        |                                                                 |      | 0.8  |      | V    |
| OUT_SLEEP           | Output current in sleep mode                         | SLEEP = Low, $V_{OUT}$ = 3.3 V, L = 10 $\mu$ H                  | 15   |      |      | mA   |
| LKG_FB              | Input leakage current<br>(FB)                        | V <sub>FB</sub> = 0.8 V                                         |      | 1    | 100  | nA   |



## **Electrical Characteristics (continued)**

Over free-air temperature range ( $T_A = -40^{\circ}$ C to 85°C) and  $V_{IN} = 4.75$  V to 28 V. Typical values at  $V_{IN} = 12$  V and  $T_A = 25^{\circ}$ C (unless otherwise noted)

|                  | PARAMETER                              | TE                                                          | TEST CONDITIONS                                                                                                       |                                                       |       |      |  |  |                               |  |  |  |
|------------------|----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------|------|--|--|-------------------------------|--|--|--|
|                  |                                        | TPS62175 (adjustable                                        | PWM mode                                                                                                              |                                                       | -1.8% | 1.8% |  |  |                               |  |  |  |
|                  |                                        | V <sub>OUT</sub> ), V <sub>IN</sub> ≥ V <sub>OUT</sub> +1 V | Power save mode, L<br>= 10 µH                                                                                         | V <sub>OUT</sub> ≥ 2.5 V,<br>C <sub>OUT</sub> = 22 µF | -1.8% | 3%   |  |  |                               |  |  |  |
|                  |                                        |                                                             |                                                                                                                       | V <sub>OUT</sub> < 2.5 V,<br>C <sub>OUT</sub> = 44 μF | -1.8% | 3.7% |  |  |                               |  |  |  |
|                  | Output voltage accuracy <sup>(1)</sup> |                                                             | Sleep mode, I <sub>OUT</sub> ≤<br>15 mA                                                                               |                                                       |       | 2.9% |  |  |                               |  |  |  |
| V <sub>OUT</sub> |                                        | TPS62177 (3.3 V fixed                                       | PWM mode                                                                                                              | -2%                                                   | 2%    |      |  |  |                               |  |  |  |
|                  |                                        | V <sub>OUT</sub> )                                          | Power save mode,                                                                                                      | C <sub>OUT</sub> = 22                                 | -2%   | 2.9% |  |  |                               |  |  |  |
|                  |                                        |                                                             | Sleep mode, I <sub>OUT</sub> ≤<br>15 mA                                                                               | μF, L = 10<br>μH                                      | -1.6% | 2.7% |  |  |                               |  |  |  |
|                  | Output discharge resistance            | EN = Low                                                    | EN = Low<br>$V_{OUT}$ = 3.3 V, PWM mode operation<br>$V_{OUT}$ = 3.3 V, I <sub>OUT</sub> = 500 mA, PWM mode operation |                                                       |       |      |  |  |                               |  |  |  |
|                  | Load regulation                        | V <sub>OUT</sub> = 3.3 V, PWM mod                           |                                                                                                                       |                                                       |       |      |  |  | .3 V, PWM mode operation 0.02 |  |  |  |
|                  | Line regulation                        | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 500            |                                                                                                                       |                                                       |       |      |  |  |                               |  |  |  |

(1) The output voltage accuracy in Power Save and Sleep Mode can be improved by increasing the output capacitor value, reducing the output voltage ripple (see *Application and Implementation* section).



## 7.6 Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

## 8 Detailed Description

## 8.1 Overview

The TPS6217x synchronous switch mode power converters are based on DCS-Control<sup>™</sup> (Direct Control with Seamless Transition into Power Save Mode), an advanced regulation topology, that combines the advantages of hysteretic, voltage mode, and current mode control including an AC loop directly associated to the output voltage. This control loop takes information about output voltage changes and feeds it directly to a fast comparator stage. It sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. To get accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors. The DCS-Control topology supports pulse width modulation (PWM) mode for medium and heavy load conditions and a power save mode at light loads. During PWM, it operates at its nominal switching frequency in continuous conduction mode. This frequency is typically about 1 MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter enters power save mode to sustain high efficiency down to very light loads. In power save mode the switching frequency decreases linearly with the load current. Because DCS-Control™ supports both operation modes within one single building block, the transition from PWM to power save mode is seamless without effects on the output voltage. Fixed output voltage versions provide smallest solution size and lowest current consumption, requiring only 3 external components. An internal current limit supports nominal output currents of up to 500 mA. The TPS6217x offer both excellent DC voltage and superior load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits.

## 8.2 Functional Block Diagrams





8

Product Folder Links: TPS62175 TPS62177



## **Functional Block Diagrams (continued)**



Figure 7. TPS62177 (Fixed Output Voltage)

## 8.3 Feature Description

### 8.3.1 Enable/Shutdown (EN)

The device can be switched ON/OFF by pulling the EN pin to High (operation) or Low (shutdown). If EN is pulled to High, the device starts operation after a delay of about 1 ms (typical). This helps to ensure a monotonic startup sequence, which makes the device ideally suited to control the power on sequence of micro controllers.

During shutdown, the internal MOSFETs as well as the entire control circuitry are turned off and the current consumption is typically 1.5  $\mu$ A. The EN pin is connected through a 400-k $\Omega$  pulldown resistor, keeping the logic level low, if the pin is floating. The resistor is disconnected when EN is set High.

### 8.3.2 Output Discharge

The output is actively discharged through a 175- $\Omega$  (typical) resistor on the VOS pin when the device is turned off by EN, UVLO or thermal shutdown.

### 8.3.3 Current Limit and Short Circuit Protection

The TPS6217x devices are protected against heavy load and short circuit events. If a current limit situation is detected, the device switches off. The off-time is maintained longer as the output voltage becomes lower. At heavy overloads the low-side MOSFET stays on until the inductor current returns to zero. Then the high-side MOSFET turns on again (see Figure 50 and Figure 51).

Copyright © 2012–2015, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## Feature Description (continued)

### 8.3.4 Power Good (PG)

The TPS6217x has a built-in power good (PG) function to indicate that the output reached regulation. The PG signal can be used for start-up sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor (to any voltage less than 7 V). It can sink 2 mA of current and maintain its specified logic low level of 0.3 V. It is held low when the device is turned off by EN, UVLO or thermal shutdown.

If the PG pin is not used, it may be left floating or connected to AGND.

### 8.3.5 Undervoltage Lockout (UVLO)

If the input voltage drops, the undervoltage lockout function prevents misoperation by turning the device off. The undervoltage lockout threshold is set to 4.6 V (typically) for rising  $V_{IN}$ . To cover for possible input voltage drops, when using high impedance sources or batteries, the falling threshold is set to typically 2.9 V, allowing monotonic start-up sequence under such conditions. For input voltages below the minimum  $V_{IN}$  of 4.75 V and above the falling UVLO threshold of 2.9 V, the device still functions with a current limit and regulation capability but the electrical characteristics are no longer specified.

### 8.3.6 Thermal Shutdown

The junction temperature  $(T_J)$  of the device is monitored by an internal temperature sensor. If  $T_J$  exceeds 150°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power FETs are turned off and PG goes Low. When  $T_J$  decreases below the hysteresis amount, the converter resumes normal operation, beginning with soft start. To avoid unstable conditions, a hysteresis of typically 20°C is implemented on the thermal shutdown temperature.

## 8.4 Device Functional Modes

### 8.4.1 Soft Start

The internal soft start circuitry controls the output voltage slope during start-up. This avoids excessive inrush current and ensures a controlled output voltage rise time. It also prevents unwanted voltage drops from high-impedance power sources or batteries. When EN is set to High and the device starts switching,  $V_{OUT}$  rises with a slope of typically 10 mV/µs. The internal current limit is reduced to typically 525 mA during start-up. Thereby the output current is less than 500 mA during that time (see Figure 41). The start-up sequence ends when the device achieves regulation; then, the device runs with the full current limit of typically 1 A, providing full output current.

The TPS6217x can monotonically start into a prebiased output.

### 8.4.2 Pulse Width Modulation (PWM) Operation

The TPS6217x operates with pulse width modulation in continuous conduction mode (CCM) with a nominal switching frequency of about 1 MHz. The switching frequency in PWM is set by an internal timer circuit. The frequency variation is controlled and depends on  $V_{IN}$  and  $V_{OUT}$ . The device operates in PWM mode as long the output current is higher than half the inductor's ripple current. To maintain high efficiency at light loads, the device enters power save mode at the boundary to discontinuous conduction mode (DCM).

#### 8.4.3 Power Save Mode Operation

The TPS6217x built in power save mode is entered seamlessly, if the load current decreases. This secures a high efficiency in light load operation by keeping the on-time fixed and reducing the switching frequency by incorporating pause time. The device remains in power save mode as long as the inductor current is discontinuous. The on-time, in steady-state PWM operation, can be estimated as:

$$t_{ON} = \frac{V_{OUT}}{V_{IN}} \cdot 1 \mu s$$

(1)



### **Device Functional Modes (continued)**

In case Equation 1 yields a lower value, the device maintain an on-time of about 80 ns to limit switching losses. This minimum on-time is used in power save mode. While the peak inductor current in Power Save Mode can be approximated by:

$$I_{LPSM(peak)} = \frac{(V_{IN} - V_{OUT})}{L} \cdot t_{ON}$$
<sup>(2)</sup>

The switching frequency is calculated as follows:

$$f_{PSM} = \frac{2 \cdot I_{OUT}}{t_{ON}^2 \frac{V_{IN}}{V_{OUT}} \left[ \frac{V_{IN} - V_{OUT}}{L} \right]}$$

(3)

### 8.4.4 Sleep Mode Operation

In sleep mode operation, the typical quiescent current is reduced from 22 µA to 4.8 µA to significantly increase the efficiency at load currents of typically less than 1 mA (see Figure 1 and Figure 2). It is designed to be enabled and disabled during operation by pulling the SLEEP pin High or Low by the host (processor). Ultralow power micro controllers in deep sleep or hibernating mode may set their output pins floating. Therefore, the TPS6217x have a pulldown resistor internally connected to the SLEEP pin, to keep a logic low level, when the sleep input signal goes high impedance. But, if the sleep signal goes directly from logic High to High Impedance, the low level detection must be ensured considering the leakage of the micro controller's sleep signal. An external pulldown resistor, on the SLEEP pin, may be required. Connect the SLEEP pin to VOUT, not VIN, to disable sleep mode, because the pin's voltage rating is limited to 7 V maximum.

The output voltage is regulated with a fixed switching scheme, using a fixed on-time of about twice the minimum on-time of Equation 1 (compare Figure 48 and Figure 49) and the minimum off-time. A new pulse is initiated once the output voltage falls below its regulation threshold. Sleep mode is limited with its dynamic response and current capabilities. However, the device can deliver temporarily more than 15 mA while still in sleep mode, to allow micro controllers to wake up and drive the sleep signal High, exiting sleep mode.

Continuously operating with a too high current in sleep mode causes the output voltage to drop until the PG pin goes Low. As a safety feature, the device then returns to normal operation automatically, avoiding a complete collapse of  $V_{OUT}$ . Once the load current decreases again, the device re-enters sleep mode operation. Certainly, this is not a recommended operation mode and sleep mode should be entered or exited by using the SLEEP pin logic.

Sleep mode is not entered until soft-start is complete.

12

# Device Functional Modes (continued)

### 8.4.5 100% Mode Operation

The duty cycle of the buck converter is given by  $D = V_{OUT}/V_{IN}$  and increases as the input voltage comes close to the output voltage. In this case, the device starts 100% duty cycle operation turning on the high-side switch 100% of the time. The high-side switch stays turned on as long as the output voltage is below the internal setpoint. This allows the conversion of small input to output voltage differences, for example, for longest operation time of battery-powered applications.

The minimum input voltage to maintain output voltage regulation can be calculated as:

$$V_{IN(min)} = V_{OUT(min)} + I_{OUT} \left( R_{DS(on)} + R_L \right)$$

where

- I<sub>OUT</sub> is the output current
- $R_{DS(on)}$  is the  $R_{DS(on)}$  of the high-side FET
- R<sub>L</sub> is the DC resistance of the inductor used

Copyright © 2012–2015, Texas Instruments Incorporated

Product Folder Links: TPS62175 TPS62177



## 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS6217x is a high-efficiency synchronous step-down DC-DC converter, based on the DCS-Control topology.

With a wide operating input voltage range of 4.75 V to 28 V, the device is ideally suited for systems powered from multi cell Li-Ion as well as 12 V and even higher intermediate supply rails, providing up to 500-mA output current.



### 9.2 Typical Application

Figure 8. Adjustable 0.5-A Power Supply

### 9.2.1 Design Requirements

The device operates for an input voltage range of 4.75 V to 28 V. The output voltage is adjustable, using an external resistive divider, or internally fixed.

The graphs were generated using the setup according to Figure 8. Table 1 shows the list of components used for the setup.

#### 9.2.2 Detailed Design Procedures

| REFERENCE | DESCRIPTION                           | MANUFACTURER                   |
|-----------|---------------------------------------|--------------------------------|
| IC        | 28 V, 0.5-A Step-Down Converter, WSON | TPS62175DQC, Texas Instruments |
| L1        | 10 uH, (4 × 4 × 1.2) mm               | LPS4012, Coilcraft             |
| Cin       | 2.2 µF, 50 V, Ceramic, 0805, X5R      | Standard                       |
| Cout      | 22 µF, 6.3 V, Ceramic, 0805, X5R      | Standard                       |
| R1        | depending on V <sub>OUT</sub>         |                                |
| R2        | depending on V <sub>OUT</sub>         |                                |
| R3        | 100 kΩ, Chip, 0603, 1/16 W, 1%        | Standard                       |

#### **Table 1. List of Components**

Copyright © 2012-2015, Texas Instruments Incorporated

#### TPS62175, TPS62177 SLVSB35C – OCTOBER 2012 – REVISED JULY 2015

9.2.2.1 Programming the Output Voltage

While the output voltage of the TPS62175 is adjustable, the TPS62177 is programmed to a fixed output voltage of 3.3 V. For the fixed output voltage version, the FB pin is pulled low internally by a 400-k $\Omega$  resistor. TI recommends connecting the FB pin to AGND to improve thermal resistance. The adjustable version can be programmed for output voltages from 1 V to 6 V by using a resistive divider. The voltage at the FB pin is regulated to 800 mV. The value of the output voltage is set by the selection of the resistive divider from Equation 5. TI recommends choosing resistor values that allow a current of at least 5 uA. Lower resistor values are recommended to increase noise immunity. For applications requiring lowest current consumption, the use of the fixed-output voltage version is recommended.

$$R_1 = R_2 \quad \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \tag{5}$$

As a safety feature, the device clamps the output voltage at the VOS pin to typically 7.4 V, if the FB pin gets opened.

### 9.2.2.2 External Component Selection

The external components must fulfill the needs of the application, but also the stability criteria of the device's control loop. The TPS6217x is optimized to work within a wide range of external components. The LC output filter's inductance and capacitance must be considered together, creating a double pole that is responsible for the corner frequency of the converter. Table 2 shows the recommended output filter components.

|        | •     |       |              |        |              |        |  |  |  |  |
|--------|-------|-------|--------------|--------|--------------|--------|--|--|--|--|
|        | 10 µF | 22 µF | 47 µF        | 100 µF | 200 µF       | 400 µF |  |  |  |  |
| 6.8 µH |       |       |              |        |              |        |  |  |  |  |
| 10 µH  |       | √(2)  | $\checkmark$ | √      | $\checkmark$ |        |  |  |  |  |
| 22 µH  |       |       |              | √      | $\checkmark$ |        |  |  |  |  |
| 33 µH  |       |       |              |        |              |        |  |  |  |  |

Table 2. Recommended LC Output Filter Combinations<sup>(1)</sup>

(1) The values in the table are nominal values. Variations of typically  $\pm 20\%$  due to tolerance, saturation and DC bias are assumed.

(2) This LC combination is the standard value and recommended for most applications. For output voltages of ≤2 V, TI recommends an output capacitance of at least 2 × 22 uF.

#### 9.2.2.2.1 Output Filter and Loop Stability

The TPS6217x devices are internally compensated and are stable with LC output filter combinations recommended in *Table 2*. Further information on other values and loop stability can be found in *Optimizing the TPS62175 Output Filter* (SLVA543).

#### 9.2.2.2.2 Inductor Selection

The inductor selection is determined by several effects like inductor ripple current, output ripple voltage, PWM-to-Power Save Mode transition point and efficiency. In addition, the inductor selected must be rated for appropriate saturation current and DC resistance (DCR). Equation 6 and Equation 7 calculate the maximum inductor current under static load conditions.

$$I_{L(\max)} = I_{OUT(\max)} + \frac{\Delta I_{L(\max)}}{2}$$

 $\Delta I_{L(\max)} = \frac{V_{OUT}}{\eta} \cdot \left( \frac{1 - \frac{V_{OUT}}{V_{IN(\max)} \cdot \eta}}{L_{(\min)} \cdot f_{SW}} \right)$ 

where

• ΔI<sub>L</sub> is the peak to peak inductor ripple current

www.ti.com

(6)



(7)

- η is the converter efficiency (see efficiency figures)
- L(min) is the minimum inductor value
- f<sub>sw</sub> is the actual PWM switching frequency

Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. TI recommends a margin of about 20% to cover possible load transient overshoot. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and solution size as well. The inductors listed in Table 3 have been tested with the TPS6217x.

| ТҮРЕ                  | INDUCTANCE<br>(µH]) | CURRENT (A) <sup>(1)</sup> | DCR (mΩ)      | DIMENSIONS (LENGTH x<br>WIDTH x HEIGHT) mm | MANUFACTURER |
|-----------------------|---------------------|----------------------------|---------------|--------------------------------------------|--------------|
| LPS4012-103MLC        | 10 µH, ±20%         | 1.1                        | 350 (maximum) | 4 x 4 × 1.2                                | Coilcraft    |
| LPS4018-103MLC        | 10 µH, ±20%         | 1.3                        | 200 (maximum) | 4 x 4 × 1.8                                | Coilcraft    |
| VLS4012ET-100M        | 10 µH, ±20%         | 0.99                       | 190 (typical) | 4 x 4 × 1.2                                | TDK          |
| VLCF4020T-<br>100MR85 | 10 µH, ±20%         | 0.85                       | 168 (typical) | 4 × 4 × 2                                  | TDK          |
| 74437324100           | 10 µH, ±20%         | 1.5                        | 215 (typical) | 4.5 × 4.1 × 1.8                            | Wuerth       |
| 744025100             | 10 µH, ±20%         | 1                          | 190 (maximum) | 2.8 × 2.8 × 2.8                            | Wuerth       |
| IFSC-1515AH-01        | 10 µH, ±20%         | 1.3                        | 135 (typical) | 3.8 × 3.8 × 1.8                            | Vishay       |
| ELL-4LG100MA          | 10 µH, ±20%         | 0.8                        | 200 (typical) | 3.8 × 3.8 × 1.8                            | Panasonic    |

#### Table 3. List of Inductors

(1) I<sub>RMS</sub> at 40°C rise or I<sub>SAT</sub> at 30% drop.

## 9.2.2.2.3 Output Capacitor Selection

The recommended value for the output capacitor is 22 uF. To maintain low output voltage ripple during large load transients, for output voltages less than 2 V, TI recommends  $2 \times 22 \mu$ F output capacitors. The architecture of the TPS6217x allows the use of ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended with an X7R or X5R dielectric. Larger capacitance values have the advantage of smaller output voltage ripple and a tighter DC output accuracy in power save mode.

### NOTE

In power save mode, the output voltage ripple and accuracy depends on the output capacitance and the inductor value. The larger the capacitance the lower the output voltage ripple and the better the output voltage accuracy. The same relation applies to the inductor value.

#### 9.2.2.2.4 Input Capacitor Selection

Typically, 2.2  $\mu$ F is sufficient and is recommended, though a larger value reduces input current ripple further. The input capacitor buffers the input voltage during transient events and also decouples the converter from the supply. TI recommends a low ESR, multilayer, X5R or X7R dielectric, ceramic capacitor for best filtering, which should be placed between VIN and PGND as close as possible to those pins.

### NOTE

**DC Bias effect:** High capacitance ceramic capacitors have a DC Bias effect, which has a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance.

## TPS62175, TPS62177

SLVSB35C -OCTOBER 2012-REVISED JULY 2015

TEXAS INSTRUMENTS

www.ti.com

## 9.2.3 Application Curves

 $V_{IN}$ =12 V,  $V_{OUT}$  = 3.3 V,  $T_J$ =25°C, unless otherwise noted



Product Folder Links: TPS62175 TPS62177





TPS62175, TPS62177 SLVSB35C -OCTOBER 2012-REVISED JULY 2015



## V<sub>IN</sub>=12 V, V<sub>OUT</sub> = 3.3 V, T<sub>J</sub>=25°C, unless otherwise noted

Downloaded From Oneyac.com



www.ti.com



## $V_{\text{IN}}\text{=}12$ V, $V_{\text{OUT}}$ = 3.3 V, $T_{\text{J}}\text{=}25^{\circ}\text{C},$ unless otherwise noted



TEXAS INSTRUMENTS

www.ti.com







 $V_{IN}$ =12 V,  $V_{OUT}$  = 3.3 V,  $T_J$ =25°C, unless otherwise noted





Texas Instruments

www.ti.com



Product Folder Links: TPS62175 TPS62177





## 9.3 System Examples

## 9.3.1 Microcontroller Power Supply

The TPS6217x can be used advantageously as the power supply rail for microcontrollers with low current power save modes. Figure 54 shows the connection of TPS62177 to the Tiva C Series TM4C123x ARM Cortex<sup>TM</sup> - M4 MCUs (TM4C123x MCUs), using its hibernate mode signal to control sleep mode operation. More information is found in the Application Report, *Powering Tiva<sup>TM</sup> C Series Microcontrollers Using the High Efficiency DCS-Control<sup>TM</sup> Topology* (SPMA066).



## System Examples (continued)



Figure 54. Microcontroller Power Supply With Sleep Mode

## 9.3.2 Inverting Power Supply

The TPS6217x can be used as inverting power supply by rearranging external circuitry as shown in Figure 55. As the former GND node now represents a voltage level below system ground, the voltage difference between  $V_{IN}$  and  $V_{OUT}$  must be limited to the maximum operating voltage of 28 V.



Figure 55. Inverting Buck-Boost Converter

More information about using TPS62175 as inverting buck-boost converter can be found in the Application Note, Using the TPS62175 in an Inverting Buck Boost Topology (SLVA542).

## 9.3.3 TPS62175 Adjustable Output Voltages

The following example circuits show typical schematics for commonly used output voltage values using the adjustable device version TPS62175.



## System Examples (continued)







## 9.3.3.2 2.5-V / 0.5-A Power Supply





### 9.3.3.3 1.8-V / 0.5-A Power Supply







## System Examples (continued)







## 9.3.3.5 1-V / 0.5-A Power Supply



Figure 60. 1-V / 0.5-A Power Supply

## 9.3.4 TPS62177 Fixed 3.3-V / 0.5-A Power Supply

The following example circuit shows the typical schematic for fixed output voltage using the device version TPS62177.



Figure 61. 3.3-V / 0.5-A Power Supply



## **10** Power Supply Recommendations

The TPS6217x device family has no special requirements for its input power supply. The input power supply's output current needs to be rated according to the supply voltage, output voltage and output current of the TPS6217x.

## 11 Layout

## 11.1 Layout Guidelines

The input capacitor needs to be placed as close as possible to the IC pins (VIN, PGND). The inductor should be placed close to the SW pin and connect directly to the output capacitor - minimizing the loop area between the SW pin, inductor, output capacitor and PGND pin. Also, sensitive nodes like FB and VOS should be connected with short wires, not nearby high dv/dt signals (for example, SW). The feedback resistors,  $R_1$  and  $R_2$ , should be placed close to the IC and connect directly to the AGND and FB pins.

A proper layout is critical for the operation of a switch mode power supply, even more at high switching frequencies. Therefore the PCB layout of the TPS6217x demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like poor regulation (both line and load), stability and accuracy weaknesses, increased EMI radiation and noise sensitivity. See Figure 62 for the recommended layout of the TPS62175, which is implemented on the EVM. Information can be found in the EVM Users Guide, *TPS62175EVM-098 Evaluation Module* (SLVU743). Alternatively, the EVM Gerber data are available for download here, SLVC453.



## 11.2 Layout Example

Figure 62. Layout Example Recommendation

The exposed thermal pad must be soldered to AGND and on the circuit board for mechanical reliability and to achieve appropriate power dissipation.



## 11.3 Thermal Information

The TPS6217x is designed for a maximum operating junction temperature  $(T_J)$  of 125°C. Therefore the maximum output power is limited by the power losses. Because the thermal resistance of the package is given, the size of the surrounding copper area and a proper thermal connection of the IC can reduce the thermal resistance. To get an improved thermal behavior, TI recommends using top layer metal to connect the device with wide and thick metal lines (see Figure 62). Internal ground layers can connect to vias directly under the IC for improved thermal performance.

For more details on how to use the thermal parameters, see the application notes: Thermal Characteristics Application Note, *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* (SZZA017), and *Semiconductor and IC Package Thermal Metrics* (SPRA953).

Product Folder Links: TPS62175 TPS62177



## **12 Device and Documentation Support**

## 12.1 Device Support

## 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **12.2 Documentation Support**

## 12.2.1 Related Documentation

Refer to the following documents for more information:

- Optimizing the TPS62175 Output Filter, SLVA543
- Powering Tiva<sup>™</sup> C Series Microcontrollers Using the High Efficiency DCS-Control<sup>™</sup> Topology, SPMA066
- Using the TPS62175 in an Inverting Buck Boost Topology, SLVA542
- TPS62175EVM-098 Evaluation Module, SLVU743
- Semiconductor and IC Package Thermal Metrics, SPRA953
- Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs, SZZA017

## 12.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|------------------------|---------------------|---------------------|
| TPS62175 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS62177 | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 4. Related Links

## **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.5 Trademarks

DCS-Control, E2E are trademarks of Texas Instruments. ARM Cortex is a trademark of ARM Limited. All other trademarks are the property of their respective owners.

## 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS62175 TPS62177



# **MECHANICAL DATA**



# DQC0010A

## WSON - 0.8mm max height

QFN (PLASTIC QUAD FLATPACK-NO LEAD)



4. R-PWSON-N10.

Copyright © 2012–2015, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com



# MECHANICAL DATA

# DQC0010A

## WSON - 0.8mm max height

QFN (PLASTIC QUAD FLATPACK-NO LEAD)



NOTES: 1. FOR PCB LAYOUT AND ASSEMBLY CONSIDERATIONS PLEASE REFER TO SLUA271 APPLICATION REPORT AVAILABLE AT www.ti.com.



# **MECHANICAL DATA**

# DQC0010A

## WSON - 0.8mm max height





Copyright © 2012–2015, Texas Instruments Incorporated



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |      |              | (6)           |                    |              |                |         |
| TPS62175DQCR     | ACTIVE | WSON         | DQC     | 10   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 62175          | Samples |
| TPS62175DQCT     | ACTIVE | WSON         | DQC     | 10   | 250  | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 62175          | Samples |
| TPS62177DQCR     | ACTIVE | WSON         | DQC     | 10   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 62177          | Samples |
| TPS62177DQCT     | ACTIVE | WSON         | DQC     | 10   | 250  | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 62177          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS62175DQCR                | WSON            | DQC                | 10 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS62175DQCT                | WSON            | DQC                | 10 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS62175DQCT                | WSON            | DQC                | 10 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS62177DQCR                | WSON            | DQC                | 10 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS62177DQCT                | WSON            | DQC                | 10 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| TPS62177DQCT                | WSON            | DQC                | 10 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

Pack Materials-Page 1



# PACKAGE MATERIALS INFORMATION

6-Mar-2024



| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62175DQCR | WSON         | DQC             | 10   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS62175DQCT | WSON         | DQC             | 10   | 250  | 182.0       | 182.0      | 20.0        |
| TPS62175DQCT | WSON         | DQC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS62177DQCR | WSON         | DQC             | 10   | 3000 | 182.0       | 182.0      | 20.0        |
| TPS62177DQCT | WSON         | DQC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS62177DQCT | WSON         | DQC             | 10   | 250  | 182.0       | 182.0      | 20.0        |

Pack Materials-Page 2

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)