

Sample &

Buy





SCDS0010-NOVEMBER 1992-REVISED SEPTEMBER 2015

Support &

Community

20

## SN74CBT3244 Octal FET Bus Switch

Technical

Documents

### 1 Features

- High-Bandwidth Data Path (Up to 200 MHz)
- Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs
- Low and Flat ON-State Resistance (r<sub>on</sub>) Characteristics Over Operating Range (r<sub>on</sub>= 5 Ω Typical)
- Bidirectional Data Flow With Near-Zero
  Propagation Delay
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion
  - $(C_{io(OFF)} = 6 \text{ pF Typical})$
- Low Power Consumption (I<sub>CC</sub> = 50 µA Maximum)
- V<sub>CC</sub> Operating Range From 4.5 V to 5 V
- Data I/Os Support 0- to 5-V Signaling Levels (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V, 5 V)
- Standard '244-Type Pinout

## 2 Applications

- Multi-Processor Communications
- Test and Measurement Systems
- Factory Automation Control Boards
- Building Automation Control Boards

## 3 Description

Tools &

Software

The SN74CBT3244 device provides eight bits of highspeed TTL-compatible bus switching. The SOIC, SSOP, TSSOP, and TVSOP packages provide a standard '244 device pinout. The low ON-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as two 4-bit <u>low-impedance switches with</u> separate output-enable (OE) inputs.

| Device | Inform | ation <sup>(1)</sup> |
|--------|--------|----------------------|
|--------|--------|----------------------|

| PART NUMBER    | PACKAGE                             | BODY SIZE (NOM)   |  |  |  |  |  |
|----------------|-------------------------------------|-------------------|--|--|--|--|--|
| SN74CBT3244RGY | VQFN (20)                           | 3.35 mm x 4.35 mm |  |  |  |  |  |
| SN74CBT3244DW  | 174CBT3244DW SOIC (20) 9.97 mm x 12 |                   |  |  |  |  |  |
| SN74CBT3244DB  | SSOP (20)                           | 5.80 mm x 8.55 mm |  |  |  |  |  |
| SN74CBT3244DBQ | SSOP (20)                           | 8.65 mm × 3.90 mm |  |  |  |  |  |
| SN74CBT3244PW  | TSSOP (20)                          | 5.00 mm × 4.40 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information Package 4      |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 5        |
|   | 6.7  | Typical Characteristics 5          |
| 7 | Para | ameter Measurement Information     |
| 8 | Deta | ailed Description7                 |
|   | 8.1  | Overview                           |
|   | 8.2  | Functional Block Diagram 7         |

## 4 Revision History

### Changes from Revision N (September 2003) to Revision O

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......1

Copyright © 1992–2015, Texas Instruments Incorporated

|    | 8.3  | Feature Description7                        |
|----|------|---------------------------------------------|
|    | 8.4  | Device Functional Modes7                    |
| 9  | App  | lication and Implementation8                |
|    | 9.1  | Application Information                     |
|    | 9.2  | Typical Application 8                       |
| 10 | Pow  | ver Supply Recommendations                  |
| 11 | Lay  | out 10                                      |
|    |      | Layout Guidelines 10                        |
|    | 11.2 | Layout Example 10                           |
| 12 | Dev  | ice and Documentation Support 11            |
|    | 12.1 | Documentation Support 11                    |
|    | 12.2 | Community Resources 11                      |
|    | 12.3 | Trademarks 11                               |
|    | 12.4 | Electrostatic Discharge Caution 11          |
|    | 12.5 | Glossary 11                                 |
| 13 |      | hanical, Packaging, and Orderable<br>mation |

## STRUMENTS www.ti.com

EXAS

#### Page



## 5 Pin Configuration and Functions

| Top View                                                                                                                                                                                                                                                                         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1OE    1    20    V <sub>CC</sub> 1A1    2    19    2OE      2B4    3    18    1B1      1A2    4    17    2A4      2B3    5    16    1B2      1A3    6    15    2A3      2B2    7    14    1B3      1A4    8    13    2A2      2B1    9    12    1B4      GND    10    11    2A1 |  |



#### **Pin Functions**

| PIN             |                                              |     |                                                                                   |  |  |  |  |
|-----------------|----------------------------------------------|-----|-----------------------------------------------------------------------------------|--|--|--|--|
| NAME            | DB, DBQ, DGV, PW, SSOP,<br>TVSOP,TSSOP, VQFN | I/O | DESCRIPTION                                                                       |  |  |  |  |
| 1A1             | 2                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1A2             | 4                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1A3             | 6                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1A4             | 8                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2A1             | 11                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2A2             | 13                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2A3             | 15                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2A4             | 17                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1B1             | 18                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1B2             | 16                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1B3             | 14                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 1B4             | 12                                           | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2B1             | 9                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2B2             | 7                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2B3             | 5                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 2B4             | 3                                            | I/O | Transceiver I/O pin                                                               |  |  |  |  |
| 10E             | 1                                            | I   | Output Enable. When high A and B are disconnected, when Low A and B are connected |  |  |  |  |
| 2OE             | 19                                           | Ι   | Output Enable. When high A and B are disconnected, when Low A and B are connected |  |  |  |  |
| GND             | 10                                           | _   | Ground                                                                            |  |  |  |  |
| V <sub>CC</sub> | 20                                           | _   | Power pin                                                                         |  |  |  |  |

SCDS0010-NOVEMBER 1992-REVISED SEPTEMBER 2015

www.ti.com

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                               | MIN  | MAX | UNIT |
|-----------------------------------------------|------|-----|------|
| Supply voltage, V <sub>CC</sub>               | -0.5 | 7   | V    |
| Input voltage, V <sub>I</sub> <sup>(2)</sup>  | -0.5 | 7   | V    |
| Continuous channel current                    |      | 128 | mA   |
| Clamp current, $I_{K}$ (V <sub>I/O</sub> < 0) |      | -50 | mA   |
| Storage temperature, T <sub>stg</sub>         | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

### 6.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                  | MIN | MAX | UNIT |
|-----------------|----------------------------------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                   | 4.5 | 5.5 | V    |
| V <sub>IH</sub> | High-level control input voltage | 2   |     | V    |
| V <sub>IL</sub> | Low-level control input voltage  |     | 0.8 | V    |
| T <sub>A</sub>  | Operating free-air temperature   | -40 | 85  | °C   |

 All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

## 6.4 Thermal Information Package

| THERMAL METRIC <sup>(1)(2)</sup> |                                      | SN74CBT3244  |               |                |                          |         |      |  |
|----------------------------------|--------------------------------------|--------------|---------------|----------------|--------------------------|---------|------|--|
|                                  |                                      | DB<br>(SSOP) | DBQ<br>(SSOP) | DGV<br>(TVSOP) | PW RGY<br>(TSSOP) (VQFN) |         | UNIT |  |
|                                  |                                      | 20 PINS      | 20 PINS       | 20 PINS        | 20 PINS                  | 20 PINS |      |  |
| R <sub>θJA</sub> Ju              | nction-to-ambient thermal resistance | 70           | 68            | 92             | 83                       | 37      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| P                     | ARAMETER       |                             | TEST CONDITIONS              | 5                               | MIN TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------------|----------------|-----------------------------|------------------------------|---------------------------------|------------------------|------|------|
| V <sub>IK</sub>       |                | $V_{CC} = 4.5 V$            | I <sub>I</sub> = -18 mA      |                                 |                        | -1.2 | V    |
| I <sub>I</sub>        |                | $V_{CC} = 5.5 V$            | $V_I = 5.5 V \text{ or GND}$ |                                 |                        | ±5   | μA   |
| I <sub>CC</sub>       |                | V <sub>CC</sub> = 5.5 V     | I <sub>O</sub> = 0,          | $V_I = V_{CC} \text{ or } GND$  |                        | 50   | μA   |
| $\Delta I_{CC}^{(2)}$ | Control inputs | V <sub>CC</sub> = 5.5 V     | One input at 3.4 V,          | Other inputs at $V_{CC}$ or GND |                        | 3.5  | mA   |
| Ci                    | Control inputs | $V_{I} = 3 V \text{ or } 0$ |                              |                                 | 3                      |      | pF   |
| Cio(OFF)              |                | $V_0 = 3 V \text{ or } 0$   | $\overline{OE} = V_{CC}$     |                                 | 6                      |      | pF   |
|                       |                |                             |                              | I <sub>I</sub> = 64 mA          | 5                      | 7    |      |
| r <sub>on</sub> (3)   |                | $V_{CC} = 4.5 V$            | $V_{I} = 0 V$                | I <sub>I</sub> = 30 mA          | 5                      | 7    | Ω    |
|                       |                |                             | V <sub>I</sub> = 2.4 V       | l <sub>l</sub> = 15 mA          | 10                     | 15   |      |

All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (1)

(2)

This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND. Measured by the voltage drop between the A and the B terminals at the indicated current through the switch. On-state resistance is (3) determined by the lowest voltage of the two (A or B) terminals.

### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                      | FROM (INPUT) | TO (OUTPUT) | MIN | TYP MAX | UNIT |
|--------------------------------|--------------|-------------|-----|---------|------|
| t <sub>pd</sub> <sup>(1)</sup> | A or B       | B or A      |     | 0.25    | ns   |
| t <sub>en</sub>                | OE           | A or B      | 1   | 8.9     | ns   |
| t <sub>dis</sub>               | OE           | A or B      | 1   | 7.4     | ns   |

(1) This propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

## 6.7 Typical Characteristics



Note device variation mentioned in *Electrical Characteristics* 

Figure 1. I<sub>CC</sub> variation With Temperature

TEXAS INSTRUMENTS

#### SN74CBT3244 SCDS0010-NOVEMBER 1992-REVISED SEPTEMBER 2015

www.ti.com

## 7 Parameter Measurement Information



NOTES: A.  $C_{\text{L}}$  includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.

- Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \leq 2.5$  ns.  $t_f \leq 2.5$  ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{dis}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

### Figure 2. Load Circuit and Voltage Waveforms



## 8 Detailed Description

### 8.1 Overview

The SN74CBT3244 has eight bits of high-speed TTL-compatible bus switching. The switches are grouped in the 2 groups of 4 bits each. Each group has output-enabled inputs to allow signals to pass between A and B ports. The signals can travel from A port to B port or vice versa.

The low ON-state resistance of the switch allows connections to be made with minimal propagation delay. The device is ideal for switching high speed digital signals between microprocessors and peripheral devices which is useful in test applications, measurement applications, and control boards for factory automation.

### 8.2 Functional Block Diagram



Figure 3. Simplified Schematic

### 8.3 Feature Description

The SN74CBT3244 device support same pin configuration as industry standard '244. This device has a near zero propagation delay allowing high speed signal switching up to 200 Mhz. The signals see lower distortion since the device has low ON-resistance (5  $\Omega$ ) coupled with low-output capacitance (6 pF) . SN74CBT3244 has a very low power consumption in idle state consuming I<sub>CC</sub> of 50  $\mu$ A only allowing power-saving for the system. The device supports signal inputs any where between 0 V to 5 V.

#### 8.4 Device Functional Modes

The device is organized as two 4-bit low-impedance switches with separate output-enable ( $\overline{OE}$ ) inputs.The Output Enable  $\overline{OE}$  is active low, implying when low A port is connected to B port. This switch is bidirectional in nature. Asserting  $\overline{OE}$  high will disconnect A port from B port. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor. The minimum value of the resistor is determined by the current-sinking capability of the driver.

| (Each 4-Bit Bus Switch) |                 |  |  |  |  |  |  |  |
|-------------------------|-----------------|--|--|--|--|--|--|--|
| INPUT OE FUNCTION       |                 |  |  |  |  |  |  |  |
| L                       | A port = B port |  |  |  |  |  |  |  |
| Н                       | Disconnect      |  |  |  |  |  |  |  |

Table 1. Function Table

TEXAS INSTRUMENTS

www.ti.com

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74CBT3244 device can be used to control up to 4 bits with 2 channels simultaneously. The application shown in Figure 4 is a 8-bit bus being controlled. The OE pins are used to control the chip from the bus controller. This is a generic example and can apply to many situations. If an application requires fewer than 8 bits, ensure that the A side is tied either high or low on unused channels.

### 9.2 Typical Application



Figure 4. Typical Application

#### 9.2.1 Design Requirements

A 0.1- $\mu$ F bypass capacitor should be placed between each V<sub>CC</sub> pin and GND. Each capacitor should be placed as close as possible to the SN74CBT3244 device.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions:
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in *Electrical Characteristics*
  - Inputs and outputs are overvoltage tolerant, which allows them to go as high as 5.5 V at any valid V<sub>CC</sub>
- 2. Recommended output conditions:
  - Load currents must not exceed ±64 mA per channel
- 3. Frequency selection criterion:
  - Added trace resistance or capacitance can reduce maximum frequency capability; use layout practices as directed in *Layout Guidelines*



### **Typical Application (continued)**

### 9.2.3 Application Curve



Figure 5. ON-Resistance (Ron) Variation vs Temperature

(1) Note device variation mentioned in *Electrical Characteristics* 

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the *Absolute Maximum Ratings* table.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled V<sub>CC</sub>, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each V<sub>CC</sub> because the V<sub>CC</sub> pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example V<sub>CC</sub> and V<sub>DD</sub>, a 0.1- $\mu$ F bypass capacitor is recommended for each supply pins. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close to the power terminal as possible for best results.

### TEXAS INSTRUMENTS

## 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace, which results in the reflection. Not all PCB traces can be straight; therefore, some traces must turn corners. Figure 6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 11.2 Layout Example



Figure 6. Trace Example



## **12 Device and Documentation Support**

### **12.1** Documentation Support

### 12.1.1 Related Documentation

For related documentation see the following:

- Implications of Slow or Floating CMOS Inputs, SCBA004
- Selecting the Right Texas Instruments Signal Switch, SZZA030

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |         |              |         |      |         |              | (6)           |                     |              |                |         |
| SN74CBT3244DBQR  | LIFEBUY | SSOP         | DBQ     | 20   | 2500    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CBT3244        |         |
| SN74CBT3244DBR   | LIFEBUY | SSOP         | DB      | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU244          |         |
| SN74CBT3244DGVR  | LIFEBUY | TVSOP        | DGV     | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU244          |         |
| SN74CBT3244DW    | LIFEBUY | SOIC         | DW      | 20   | 25      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3244        |         |
| SN74CBT3244DWR   | LIFEBUY | SOIC         | DW      | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CBT3244        |         |
| SN74CBT3244PW    | LIFEBUY | TSSOP        | PW      | 20   | 70      | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU244          |         |
| SN74CBT3244PWR   | LIFEBUY | TSSOP        | PW      | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU244          |         |
| SN74CBT3244PWRE4 | LIFEBUY | TSSOP        | PW      | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU244          |         |
| SN74CBT3244PWRG4 | LIFEBUY | TSSOP        | PW      | 20   | 2000    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CU244          |         |
| SN74CBT3244RGYR  | LIFEBUY | VQFN         | RGY     | 20   | 3000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CU244          |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74CBT3244DBQR             | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74CBT3244DBR              | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74CBT3244DGVR             | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CBT3244DWR              | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74CBT3244PWR              | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74CBT3244RGYR             | VQFN            | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |

Pack Materials-Page 1



# PACKAGE MATERIALS INFORMATION

3-Jun-2022



| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBT3244DBQR | SSOP         | DBQ             | 20   | 2500 | 356.0       | 356.0      | 35.0        |
| SN74CBT3244DBR  | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74CBT3244DGVR | TVSOP        | DGV             | 20   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74CBT3244DWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74CBT3244PWR  | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74CBT3244RGYR | VQFN         | RGY             | 20   | 3000 | 367.0       | 367.0      | 35.0        |

Pack Materials-Page 2

## TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74CBT3244DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74CBT3244PW | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

Pack Materials-Page 3

DBQ (R-PDSO-G20)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AD.



# **DB0020A**



# **PACKAGE OUTLINE**

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.

# DB0020A

# **EXAMPLE BOARD LAYOUT**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0020A

# **EXAMPLE STENCIL DESIGN**

## SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

## DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



## **GENERIC PACKAGE VIEW**

## VQFN - 1 mm max height

PLASTIC QUAD FGLATPACK - NO LEAD

3.5 x 4.5, 0.5 mm pitch

**RGY 20** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4225264/A

# **RGY0020A**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGY0020A**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGY0020A**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DW0020A**



## **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.

# DW0020A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **PW0020A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

# PW0020A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0020A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## LAND PATTERN DATA



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)