



# **6.5-A, 20-V Integrated Hotswap with Programmable Inrush Slew Rate**

**Check for Samples: [TPS25910](http://www.ti.com/product/tps25910#samples)**

- <span id="page-0-2"></span>
- 
- 
- 
- <span id="page-0-5"></span>**• Thermal Shutdown and fault alert** transient overload.
- **• 4-mm x 4-mm QFN16**
- 
- <span id="page-0-1"></span>
- <span id="page-0-3"></span>

- 
- 
- 
- 
- 
- **Notebooks and Netbooks**
- 
- <span id="page-0-4"></span>**Fan** Control

## **<sup>1</sup>FEATURES DESCRIPTION**

The TPS25910 device provides highly integrated hot- **• Up to 20-V Bus Operation** swap power management and superior protection in **• Integrated 30-m<sup>Ω</sup> Pass MOSFET** applications up to <sup>20</sup> V. The maximum UV turn-on **threshold of 2.9 V makes the TPS25910 device well 0.83 A to 6.5 A** suited to standard bus voltages as low as 3.3 V. This **Programmable Inrush Current Slew Rate •** device is intended for systems where a voltage bus must be protected from undesired permanent and

At start-up or when hot plugging into the system bus, **• 40°C** to 125°C Junction Temperature Range<br> **CALCOLOGY** the TPS25910 device limits the inrush current by<br> **UL2367 Recognized - File Number E169910** controlling the ramp rate of the output voltage, V<sub>OUT</sub>. **• UL2367 Recognized - File Number E169910** controlling the ramp rate of the output voltage, VOUT. • CB Certified **• CB** Certified *v***<sub>OUT</sub>** can be adjusted with a capacitor between the GATE pin and the GND pin.

**APPLICATIONS** Built in SOA protection ensures that the internal **Figure 31 Solid State Drive (SSD)**<br> **• Hard Disk Drive (HDD)** (SOA) under the harshest operating conditions. In addition the current-limit threshold which is **• Hard Disk Drive (HDD)** addition, the current-limit threshold, which is independent of the power limit, can be adjusted with a resistor between the ILIM pin and the GND pin. **• Telecommunications**

**•• Plug-In Circuit Boards Figure 1.1 The TPS25910 device provides a fault indicator Note has a** fault indicator

**• PCIE** The TPS25910 device is available in a 16-pin QFN

### **12-V, 4.75-A APPLICATION**

<span id="page-0-0"></span>

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## **[TPS25910](http://www.ti.com/product/tps25910?qgpn=tps25910)**

SLUSAR6D – SEPTEMBER 2012–REVISED JANUARY 2014 **[www.ti.com](http://www.ti.com)**

**XAS RUMENTS** 



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS**

<span id="page-1-0"></span>over device junction temperature range (unless otherwise noted)<sup>(1)(2)</sup>



(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

(3) Do not apply voltage to pin.



### **RECOMMENDED OPERATING CONDITIONS**

over device junction temperature range (unless otherwise noted)



(1) dV/dt, V<sub>IN</sub> should be limited to 12 V/ $\mu$ S to confine the shoot-through current to the load.<br>(2) When R<sub>UM</sub> value is bevond this range. I<sub>UM</sub> will not be as accurate as within this range.

When R<sub>LIM</sub> value is beyond this range,  $I_{LIM}$  will not be as accurate as within this range.

### **THERMAL INFORMATION**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{\text{JT}}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



### <span id="page-3-0"></span>**ELECTRICAL CHARACTERISTICS**

Over operating free-air temperature range, V<sub>IN</sub> = 3 V – 20 V, EN = 0 V, FLT = open, R<sub>(RLIM)</sub> = 40.2 kΩ, No external capacitors are connected to either GATE or OUT, (unless otherwise noted)





### **DEVICE INFORMATION**

### <span id="page-4-1"></span>**TPS25910 FUNCTIONAL BLOCK DIAGRAM**



<span id="page-4-0"></span>**Figure 1. Functional Block Diagram**



### **TPS25910 PIN ASSIGNMENT**



### **PIN FUNCTIONS**





### **PIN DESCRIPTION**

**FLT:** Open-drain output that pulls low during thermal shutdown. FLT activates when device thermally shuts down and deactivates when die temperature cools down below the device thermal protection threshold and the device ends thermal shutdown cycle. FLT becomes operational before UV, when  $V_{\text{IN}}$  is greater than 1 V.

**GND:** This is the most negative voltage in the circuit and is used as reference for all voltage measurements unless otherwise specified. All the GND pins must be connected to system power supply negative return point

**GATE:** Output that provides gate drive for the internal pass FET. Its sourcing current is about 11 µA. An internal clamp prevents GATE from rising 6.6 V above OUT.  $C_{INT}$  is 200 pF.

The GATE pin is disabled by the following mechanisms:

- 1. When EN is above its rising threshold, GATE is pulled down by a 40-Ω resistor connecting to GND for approximately 50 µs. Then, a 7.5-k $\Omega$  resistor ties GATE to GND to ensure the GATE is off.
- 2. When V<sub>IN</sub> drops below the UVLO threshold, GATE is pulled down by a 40-Ω resistor connecting to GND for approximately 50 µs. Then, a 7.5-kΩ resistor ties GATE to GND to ensure the GATE is off.
- 3. When short circuit fault occurs, GATE is pulled down by a 40-Ω resistor connecting to GND for approximately 50 µs. Then, a 500-µA current source continues to pull down on the GATE.
- 4. If the chip die temperature exceeds the OTSD rising threshold, GATE is pulled down to GND by a 7.5-kΩ resistor.

An external capacitor can be connected from GATE pin to GND pin to create linear inrush profile. The slew rate of the inrush can be controlled by a different capacitor value.

$$
I_{CHARGE} = \left(C_{EXT} + C_{INT}\right)\frac{dV_{OUT}}{dt}
$$

where

 $I_{CHARGE}$  is 11 µA (typical)

 $C_{INT}$ , the equivalent gate input capacitance of the internal FET (200 pF typical)  $(1)$ 

**ILIM:** A resistor connected from this pin to ground sets  $I_{(LIM)}$ .  $R_{LIM}$  is set by the formula:

$$
R_{\text{LIM}} = \frac{197.388}{I_{\text{LIM}}} \text{ for currents below 2 A where } R_{\text{LIM}} \text{ is in k}\Omega. \tag{2}
$$
\n
$$
R_{\text{LIM}} = \frac{205.62}{I_{\text{LIM}} \cdot 1.02912} \text{ for currents above 2 A where } R_{\text{LIM}} \text{ is in k}\Omega. \tag{3}
$$

<span id="page-6-0"></span>V<sub>LIM</sub> =  $\frac{1}{L_{LM} \cdot 1.02912}$  for curvic or  $\frac{1}{L_{LM}}$  for curvic or  $\frac{1}{2}$  or  $\frac{1}{2}$  and is clamped to great to reduce current drapped to great voltage to the TPS2 out voltage to the TPS2 out Output connection **EN:** When this pin is pulled low, the device is enabled. The input threshold is hysteretic, allowing the user to program a startup delay with an external RC circuit. EN is pulled to VIN by a 10-MΩ resistor, pulled to GND by 16.8 MΩ and is clamped to ground by a 7-V Zener diode. Because high impedance pullup and or down resistors are used to reduce current draw, any external FET controlling this pin must be low leakage.

**IN:** Input voltage to the TPS25910 device. The recommended operating voltage range is 3 V to 20 V. All VIN pins must be connected together and to the power source.

**OUT:** Output connection for the TPS25910 device. When switched on, the output voltage is approximately:

$$
V_{OUT} = V_{IN} - 0.04 \times I_{OUT}
$$

(4)

All OUT pins must be connected together and to the load.

## **TYPICAL CHARACTERISTICS**





### **APPLICATION INFORMATION**

### **Programming the Current-Limit Threshold**

The over-current threshold is user programmable via an external resistor. The TPS25910 device uses an internal regulation loop to provide a regulated voltage on the ILIM pin. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended 1% resistor range for R<sub>ILIM</sub> is 0 kΩ ≤ R<sub>ILIM</sub> ≤ 237 kΩ to ensure stability of the internal regulation loop. Many applications require that the minimum current-limit is above a certain current level or that the maximum current-limit is below a certain current level, so it is important to consider the tolerance of the over-current threshold when selecting a value for RILIM. Consult the [ELECTRICAL](#page-3-0) [CHARACTERISTICS](#page-3-0) table for specific current-limit settings. The traces routing the  $R_{I L I M}$  resistor to the TPS25910 device must be as short as possible to reduce parasitic effects on the current-limit accuracy.

<span id="page-8-0"></span>[Equation](#page-8-0) 5 through [Equation](#page-8-1) 7 can be used to estimate current-limit below 2 A:

$$
I_{LIM(min)} = \frac{1051.9}{R_{LIM(max)}}I_{LIM(typ)} = \frac{223.61}{R_{LIM(typ)}1.0236}
$$
 (6)

$$
I_{\text{LIM}(\text{max})} = \frac{104.95}{R_{\text{LIM}(\text{min})}^{0.8347}}\tag{7}
$$

<span id="page-8-2"></span><span id="page-8-1"></span>[Equation](#page-8-2) 8 through [Equation](#page-8-3) 10 can be used to estimate current-limit above 2 A:

$$
I_{LIM(min)} = \frac{161.24}{R_{LIM(max)}}0.9796
$$
\n(8)\n
$$
I_{LIM(typ)} = \frac{176.85}{R_{LIM(typ)}}0.9717
$$
\n(9)

$$
I_{\text{LIM(max)}} = \frac{194.81}{R_{\text{LIM(min)}}^{0.9694}}
$$
(10)

<span id="page-8-3"></span>where

- $R_{LIM(max)}$  is the maximum resistor value in factoring in error
- $R_{LIM(tvo)}$  is the typical resistor value
- $R_{LIM(min)}$  is the minimum resistor value factoring in error

All resistor values are represented in kΩ. For example, a 100-kΩ, 1% resistor would have the following values:

- $R$ <sub>LIM(min)</sub> = 99 kΩ
- $R$ <sub>LIM(typ)</sub> = 100 kΩ
- $R$ <sub>LIM(max)</sub> = 101 kΩ

A plot of the current-limit threshold versus RLIM using equations [Equation](#page-8-0) 5 through [Equation](#page-8-3) 10 above is shown in [Figure](#page-9-0) 6.



<span id="page-9-0"></span>**Figure 6. Current-Limit Threshold Versus RILIM**



### **Slew Rate Control Using C<sub>GATE</sub>**

The TPS25910 device can be used with applications that require constant turn-on currents. The current is controlled by a single capacitor from the GATE terminal to ground. The TPS25910 internal MOSFET appears to operate as a source follower (following the gate voltage) in this implementation. Choose a time to charge, Δt, based on the output capacitor, input voltage V<sub>I</sub>, and desired charge current, I<sub>CHARGE</sub>. Select the device load to be less than 5 W / VIN.

$$
\Delta t = \frac{C_{LOAD} \times V_{IN}}{I_{C-LOAD}}
$$
  
select the gate capacitance:  

$$
C_{EVT} = I_{CHABCE} \times \frac{\Delta t}{T} - C_{INT}
$$
 (11)

<span id="page-10-2"></span><span id="page-10-1"></span>To select the gate capacitance:

$$
C_{\text{EXT}} = I_{\text{CHARGE}} \times \frac{\Delta t}{V_{\text{IN}}} - C_{\text{INT}}
$$
  
• 
$$
I_{\text{CHARGE}} = 11 \text{ }\mu\text{A}
$$

•  $C_{\text{INT}} = 200 \text{ pF (typical)}$  (12)

**[TPS25910](http://www.ti.com/product/tps25910?qgpn=tps25910)**

[Figure](#page-11-0) 7 and Figure 8 illustrate the effects of  $C_{EXT} = 0.1 \,\mu\text{F}$  on inrush current using TPS25910EVM-088.



<span id="page-10-0"></span>**Figure 7. Typical Power Limited Inrush Start Up (No CEXT)**





<span id="page-11-0"></span>**Figure 8. Start-Up With Slew Rate Control (CEXT = 0.1 µF)**



### **Thermal Sense**

The TPS25910 self protects by using a thermal sensing circuit that monitors the operating temperature of the power switch and disables operation if the temperature exceeds the thermal shutdown condition (160°C typical). The TPS25910 device operates in power-limit mode during an overload condition and increases the voltage drop across power switch. The thermal sensor turns off the power switch when the die temperature exceeds 160°C. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C. [Figure](#page-12-0) 9 below illustrates the thermal behavior during output overload.



<span id="page-12-0"></span>**Figure 9. Thermal Sense Behavior**



### **Back-to-Back (B2B) FET Operation**

Many applications require reverse current blocking (from load to input source) so that pending system activities can be completed (such as writing important data to non-volatile memory) prior to power down or during brown out. The TPS25910 device provides the GATE pin externally for slew rate control, but this external connection can also be used to control an external blocking MOSFET, Q1 as shown in [Figure](#page-13-0) 10.

<span id="page-13-1"></span>As VIN drops during input power removal, the comparator circuit de-asserts ENb, GATE falls, and both the TPS25910 internal MOSFET and Q1 is turned off and block any current flow from  $V_{\text{LOAD}}$  to  $V_{\text{IN}}$ . C<sub>LOAD</sub> can then be chosen to furnish the required load current for long enough to complete the required power down system activities.



**Figure 10. B2B Implementation**

### **NOTE**

<span id="page-13-0"></span>Connecting the load voltage to the non-inverting input of the external comparator can provide a simple ORing function that prevents holdup energy in  $C_{LOAD}$  from discharging through the TPS25910 device to  $V_{IN(source)}$  when  $V_{IN(source)}$  droops or collapses.



Circuit operation is illustrated in [Figure](#page-14-0) 11 and [Figure](#page-15-0) 12. [Figure](#page-14-0) 11 shows the power down event with no load at the output. When  $\mathsf{V}_{\mathsf{IN}}$  drops to approximately 10 V (threshold of comparator circuit), ENb is de-asserted and GATE falls and enables reverse current blocking. The voltage on  $\rm C_{LOAD}$  then stops following VIN and remains flat for a long duration.



<span id="page-14-0"></span>**Figure 11. B2B Performance with No-Load**



**STRUMENTS** 

**EXAS** 

[Figure](#page-15-0) 12 illustrates the power down event with a 200-mA load. As  $V_{\text{IN}}$  starts to fall, the output load is supplied by  $C_{\text{LOAD}}$ .  $C_{\text{LOAD}}$  must be large enough to support  $V_{\text{LOAD}}$  for long enough for the power down activities to complete. For the case shown in [Figure](#page-15-0) 12,  $\rm C_{LOAD}$  is a 3900-µF capacitor and can support a droop from approximately 10 V to approximately 5 V for approximately 170 ms.

The TPS3700DDC (dual comparator with wide input voltage range) can be used for the B2B comparator circuit shown in [Figure](#page-13-0) 10. Only one comparator is needed, but the second comparator can be utilized as either a power good flag or as a notification to the system load that a brownout or power down event is about to occur.



<span id="page-15-0"></span>**Figure 12. B2B Performance with 200-mA Load**



**[TPS25910](http://www.ti.com/product/tps25910?qgpn=tps25910)**

(13)

### **Maximum Load at Startup**

The power limiting function of the TPS25910 device provides effective protection for the internal FET. Expectedly, there is a supply voltage dependent maximum load which the device is able to power up. Loads above this level can cause the device to shut off current before startup is complete. Neglecting any load capacitance, the maximum load (minimum load resistance) is calculated using [Equation](#page-16-0) 13;

$$
R_{\text{MIN}} = \frac{V_{\text{IN}}^2}{12}
$$

<span id="page-16-0"></span>Adding load capacitance may reduce the maximum load which can be present at start up.

If  $\overline{\text{EN}}$  is tied to GND at startup and IN does not ramp quickly, the TPS25910 device can momentarily turn off then on during startup. This can happen if a capacitive load pulls down the input voltage below the UV threshold. If necessary, this can be avoided by delaying the EN assertion until VIN is fully up.

### **Transient Protection**

The need for transient protection in conjunction with hot-swap controllers should always be considered. When the TPS25910 device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. Such transients can easily exceed twice the supply voltage if steps are not taken to address the issue. Typical methods for addressing transients include;

- Minimizing lead length/inductance into and out of the device.
- Transient Voltage Suppressors (TVS) on the input to absorb inductive spikes.
- Schottky diode across the output to absorb negative spikes.
- A combination of ceramic and electrolytic capacitors on the input and output to absorb energy.

The following equation estimates the magnitude of these voltage spikes:

Where;

$$
'SPIKE(absolute) = V_{NOM} + I_{LOAD} \times \sqrt{V_{C}}
$$

- $V<sub>NOM</sub>$  equals the nominal supply voltage
- I<sub>LOAD</sub> equals the load current
- C equals the capacitance present at the input or output of the TPS25910 device
- L equals the effective inductance seen looking into the source or the load (14)

The inductance because of a straight length of wire equals approximately.

Where;

V<sub>SPIKE</sub>(absolute) = V<sub>NOM</sub> + I<sub>LOAD</sub> × 
$$
\sqrt{L/C}
$$
  
\n• V<sub>NOM</sub> equals the nominal supply voltage  
\n• I<sub>LOAD</sub> equals the load current  
\n• C equals the capacitance present at the  
\n• L equals the effective inductance seen I  
\ninductance because of a straight length of wi  
\ne;  
\n  
\nL<sub>straightwire</sub> ≈ 0.2 × L × ln $\left(\frac{4 \times L}{D} - 0.75\right)$  (nH)

- L equals the length of the wire
- D equals wire diameter (15)

Some applications may require the addition of a TVS to prevent transients from exceeding the absolute ratings if sufficient capacitance cannot be included.

## **REVISION HISTORY**

# **Changes from Original (September 2012) to Revision A Page** • Changed the 12-V, 4.75-A APPLICATION image ................................................................................................................ [1](#page-0-0) • Changed [Equation](#page-6-0) 3 text From: below 2 A where RLIM is in kΩ. To: above 2 A where RLIM is in kΩ. .................................. [7](#page-6-0) • Changed [Equation](#page-10-1) 12 ......................................................................................................................................................... [11](#page-10-2) • Changed [Figure](#page-13-0) 10 ............................................................................................................................................................. [14](#page-13-1)

### **Changes from Revision A (September 2012) to Revision B Page**



### **Changes from Revision B (March, 2013) to Revision C Page**



### **Changes from Revision C (May 2013) to Revision D Page**



**EXAS STRUMENTS** 



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 27-Sep-2023



### **TAPE AND REEL INFORMATION**





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





Pack Materials-Page 1



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Sep-2023



\*All dimensions are nominal



Pack Materials-Page 2

## **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- This drawing is subject to change without notice. В.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Е.
- Falls within JEDEC MO-220. F.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)