

[Order](#page-35-0) Now



# **TPS2595xx 2.7 V to 18 V, 4-A, 34-mΩ eFuse With Fast Overvoltage Protection**

**Technical [Documents](#page-35-0)** 

# <span id="page-0-1"></span>**1 Features**

- Wide Input Voltage Range: 2.7 V to 18 V – 20 V Absolute Maximum
	- 3 V to 18 V for TPS2595x5 Version
- Low On-Resistance:  $R_{ON} = 34$  m $\Omega$  (Typical)
- Fast Overvoltage Protection Clamp (3.8-V, 5.7-V, and 13.7-V options) With a Response Time of 5 µs (Typical)
- TPS2595x0, TPS2595x1, TPS2595x5: Active High Enable Input With Adjustable Undervoltage Lockout (UVLO)
- TPS2595x3: Active Low Enable Input With Adjustable Overvoltage Lockout (OVLO)
- Adjustable Current Limit With Load Current Monitor Output (ILM)
	- Current Range: 0.5 A to 4 A
	- Current Limit Accuracy: ±7.5%
- Adjustable Output Slew Rate Control (dVdt)
- Over Temperature Protection (OTP)
- Fault Indication Pin (FLT)
- UL 2367 Recognition File No. E169910
	- $-$  R<sub>ILM</sub> > = 487 Ω (4.42 A maximum)
- <span id="page-0-4"></span>• IEC 62368-1 Certified
- <span id="page-0-3"></span><span id="page-0-0"></span>• Safe During Single Point Failure Test (IEC 62368- 1)
	- ILM Pin Open/Short Detection

# <span id="page-0-2"></span>**2 Applications**

- Hot-Swap, Hot-Plug
- Adapter Powered Systems
- **Multi-function Printers**
- SSDs and HDDs
- Industrial Systems
- **White Goods**
- Set-Top Box
- Digital TV



# **3 Description**

Tools & [Software](#page-35-0)

The TPS2595xx family of eFuses (integrated FET hot swap devices) is a highly integrated circuit protection and power management solution in a small package. The devices provide multiple protection modes using very few external components and are a robust defense against overloads, short circuits, voltage surges, and excessive inrush current.

Support & **[Community](#page-35-0)** 

 $22$ 

Output current limit level can be set with a single external resistor. It is also possible to get an accurate sense of the output load current by measuring the voltage drop across the current limit resistor.<br>Applications with particular inrush current Applications with particular inrush current requirements can set the output slew rate with a single external capacitor. Overvoltage events are quickly limited by internal clamping circuits to a safe fixed maximum, with no external components required. The TPS259573 variant provides an option to set a user-defined overvoltage cutoff threshold.

Quick output discharge function can be implemented in the TPS2595x5 variants by connecting the OUT pin to the QOD pin.

The devices are characterized for operation over the temperature range of –40°C to +125°C.

### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Simplified Schematic TPS25953x Overvoltage Clamp Response Time**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **INTERNATION PRODUCTION PRODUCTION DATA** 

**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)** SLVSE57C –JUNE 2017–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**

Texas **ISTRUMENTS** 

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**





# <span id="page-2-0"></span>**5 Device Comparison Table**



# <span id="page-3-0"></span>**6 Pin Configuration and Functions**









#### **Pin Functions**



4



# <span id="page-4-0"></span>**7 Specifications**

# <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

 $(2)$  JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)



(1) The nominal input voltage should be limited to the output clamp voltage for the selected device option as listed in the Electrical Characteristics section

(2) For supply voltages below 6V, it is okay to pull up the EN pin to IN directly. For supply voltages greater than 6V, it is recommended to use an appropriate resistor divider between IN, EN and GND to ensure the voltage at the EN pin is within the specified limits.

(3) Guaranteed by design. Not tested at production.

# <span id="page-5-0"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.



# <span id="page-6-0"></span>**7.5 Electrical Characteristics**

(Test conditions unless otherwise noted) –40°C ≤ Tյ ≤ 125°C, V<sub>IN</sub> = 12 V for TPS25954x/7x, V<sub>IN</sub> = 5 V for TPS25953x, V<sub>IN</sub> = 3.3 V for TPS25952x, V<sub>EN</sub> = 5 V (= 0 V for TPS2595x3 only) , R<sub>ILM</sub> = 487  $\Omega$  , C<sub>dVdT</sub> = Open, OUT = Open. All voltages referenced to GND.



(1) Refer to Fig 49

(2) Refer to Fig 50

(3) Guaranteed by design and characterization. Not tested at production.

(4) Refer to Fig 52

# **Electrical Characteristics (continued)**

(Test conditions unless otherwise noted) –40°C  $\leq T_J \leq 125$ °C, V<sub>IN</sub> = 12 V for TPS25954x/7x, V<sub>IN</sub> = 5 V for TPS25953x, V<sub>IN</sub> = 3.3 V for TPS25952x, V<sub>EN</sub> = 5 V (= 0 V for TPS2595x3 only), R<sub>ILM</sub> = 487  $\Omega$ , C<sub>dVdT</sub> = Open, OUT = Open. All voltages referenced to GND.



## <span id="page-7-0"></span>**7.6 Switching Characteristics**

Typical Values are taken at T<sub>J</sub> = 25°C unless specifically noted otherwise. R<sub>OUT</sub> = 100 Ω, C<sub>OUT</sub> = 1 µF





**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595) [www.ti.com](http://www.ti.com)** SLVSE57C –JUNE 2017–REVISED APRIL 2018



Time

**Figure 1. TPS2595x0, TPS2595x1, TPS2595x5 Switching Times**



**Figure 2. TPS2595x3 Switching Times**

**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)** SLVSE57C –JUNE 2017–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**



# **7.7 Typical Characteristics**

<span id="page-9-0"></span>

Product Folder Links: *[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)*





**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)** SLVSE57C –JUNE 2017–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**









**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)** SLVSE57C –JUNE 2017–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**

**EXAS STRUMENTS** 

# **Typical Characteristics (continued)**





*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSE57C&partnum=TPS2595) Feedback* Copyright © 2017–2018, Texas Instruments Incorporated



### **Typical Characteristics (continued)**



Copyright © 2017–2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSE57C&partnum=TPS2595) Feedback*

15

Product Folder Links: *[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)*

**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)** SLVSE57C –JUNE 2017–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**









18

# <span id="page-17-1"></span><span id="page-17-0"></span>**8.1 Overview**

The TPS2595xx devices are integrated eFuse that are used to manage load voltage and load current. The device provides various factory programmed settings and user manageable settings, which allow device configuration for handling different transient and steady state supply and load fault conditions, thereby protecting the input supply and the downstream circuits connected to the device. The device also uses an in-built thermal shutdown mechanism to protect itself during these fault events.

# <span id="page-17-2"></span>**8.2 Functional Block Diagram**



- (1) For TPS2595x3, this pin is EN/OVLO
- (2) For TPS2595x5, this pin is QOD
- (3) For TPS2595x3, this voltage is OVLO
- (4) This block is not available in the TPS25957x

# <span id="page-17-3"></span>**8.3 Feature Description**

## **8.3.1 Undervoltage Protection (UVP) and Undervoltage Lockout (UVLO)**

All the TPS2595xx devices constantly monitor the input supply to ensure that the load is powered up only when the voltage is at a sufficient level. During the start-up condition, the device waits for the input supply to rise above a fixed threshold  $V_{UVP}$  before it proceeds to turn ON the FET. Similarly, during the ON condition, if the input supply falls below the UVP threshold, the FET is turned OFF. The UVP rising and falling thresholds are slightly different, thereby providing some hysteresis and ensuring stable operation around the threshold voltage.

The TPS2595x0, TPS2595x1, TPS2595x5 devices provide an user programmable UVLO mechanism to ensure that the load is powered up only when the voltage is at a sufficient level. This can be achieved by dividing the input supply and feeding it to the EN/UVLO pin. Whenever the voltage at the EN/UVLO pin falls below a threshold  $V_{UVLO}$ , the device turns OFF the FET. The FET is turned ON again when the voltage rises above the threshold. The rising and falling thresholds on this pin are slightly different, thereby providing some hysteresis and ensuring stable operation around the threshold voltage.

The user must choose the resistor divider values appropriately to map the desired input undervoltage level to the UVLO threshold of the part. See [Figure](#page-18-0) 47.





### **Figure 47. Undervoltage Lockout**

$$
V_{\text{SUPPLY}} = \frac{V_{\text{UVLO}} \times (R1 + R2)}{R2}
$$

(1)

#### <span id="page-18-0"></span>**8.3.2 Overvoltage Protection**

The TPS2595xx devices provide 2 ways to handle an input overvoltage condition.

#### *8.3.2.1 Overvoltage Lockout (OVLO)*

The TPS259573 device provides an user programmable OVLO mechanism to ensure that the supply to the load is cut off if the input supply voltage exceeds a certain level. This can be achieved by dividing the input supply and feeding it to the  $\overline{EN}/OVLO$  pin. Whenever the voltage at the  $\overline{EN}/OVLO$  pin rises above a threshold  $V_{OVLO}$ , the device turns OFF the FET. When the voltage at the  $\overline{EN}/OVD$  pin falls below the threshold, the FET is turned ON again.

The user should choose the resistor divider values appropriately to map the desired input overvoltage level to the OVLO threshold of the part.



**Figure 48. Overvoltage Lockout**

### *8.3.2.2 Overvoltage Clamp (OVC)*

The TPS25952x, TPS25953x, TPS25954x devices provide a mechanism to clamp the output voltage to a predefined level quickly if the input voltage crosses a certain threshold. This ensures the load is not exposed to high voltages on any overvoltage at the input supply, and lowers the dependency on external protection devices (such as TVS/Zener diodes) in this condition. Once the input supply voltage rises above the OVC threshold voltage  $V_{\text{OVC}}$ , the device responds by clamping the voltage to  $V_{\text{CLAMP}}$  within a very short response time t<sub>OVC</sub>. As long as an overvoltage condition is present on the input, the output voltage will be clamped to  $V_{CLAMP}$ . When the input drops below the output clamp threshold  $V_{\text{OVC}}$ , the clamp releases the output voltage. See [Figure](#page-19-0) 49.

During the overvoltage clamp condition, there could be significant heat dissipation in the internal FET depending on the  $V_{IN}$  -  $V_{OUT}$  voltage drop and the current through the FET leading to a thermal shutdown if the condition persists for an extended period of time. In this case, the device would either stay latched-off or start a auto retry cycle as explained in the *[Overtemperature](#page-22-0) Protection (OTP)* section.





**Figure 49. TPS2595xx Overvoltage Clamp Response (Auto-Retry)**

<span id="page-19-0"></span>Multiple device options are offered with different clamping voltage thresholds. See the *Device [Comparison](#page-2-0) Table* for list of available voltage clamp options.

### **8.3.3 Inrush Current, Overcurrent and Short Circuit Protection**

The TPS2595xx devices incorporates three levels of protection against overcurrent:

- Adjustable slew rate for inrush current control (dVdt).
- Active current limiting  $(I_{LIMIT})$  for overcurrent protection.
- A fast short circuit limit  $(I_{SC})$  to protect against hard short circuits.

## *8.3.3.1 Slew Rate and Inrush Current Control (dVdt)*

<span id="page-19-1"></span>The inrush current during turn on is directly proportional to the load capacitance and rising slew rate. [Equation](#page-19-1) 2 can be used to find the slew rate  $SR<sub>ON</sub>$  required to limit the inrush current  $I<sub>INRUSH</sub>$  for a given load capacitance  $C_{\text{OUT}}$ .

$$
SR_{ON}\left(\frac{V}{ms}\right) = \frac{I_{INRUSH}(mA)}{C_{OUT}(\mu F)}
$$

(2)

For loads requiring a slower rising slew rate, a capacitance can be added to the dVdt pin to adjust the rising slew rate and lower the inrush current during turn on. The required  $C_{dVdt}$  capacitance to produce a given slew rate can be calculated using [Equation](#page-20-0) 3.



<span id="page-20-0"></span>
$$
C_{dVdt} (pF) = \frac{42000}{SR_{ON} (\frac{V}{ms})}
$$
 (3)

#### *8.3.3.2 Active Current Limiting*

The load current is monitored during start-up and normal operation. When the load current exceeds the current limit trip point  $I_{LIMIT}$  programmed by  $R_{LIM}$  resistor, the device regulates the current to the set limit  $I_{LIMIT}$  within  $t_{LIM}$ . The device exits current limiting when the load current falls below limit. [Equation](#page-20-1) 4 can be used to find the  $R_{\text{ILM}}$ value for a desired current limit.

$$
R_{ILM} = \frac{2000}{\left(I_{LIMIT} - 0.04\right)}\tag{4}
$$

<span id="page-20-1"></span>In the current limiting state, the output voltage drops resulting in increased power dissipation in the internal FET leading to a thermal shutdown if the condition persists for an extended period of time. In this case, the device either stays latched-off or starts an auto retry cycle as explained in the *[Overtemperature](#page-22-0) Protection (OTP)* section.



**Figure 50. TPS2595x1, TPS2595x3, TPS2595x5 Overcurrent Response (Auto-Retry)**







### *8.3.3.3 Short Circuit Protection*

The current through the device increases very rapidly during a transient short circuit event. The short circuit threshold  $I_{SC}$  is adjusted based on the selected current limit. When a short circuit is detected, the device quickly limits the current to  $I_{LIMIT}$ . The device stops limiting the current once the load current falls below the programmed I<sub>LIMIT</sub> threshold. See [Figure](#page-22-1) 52.

The output voltage drops in the current limiting state, resulting in increased power dissipation in the internal FET and leads to a thermal shutdown if the condition persists for an extended period of time. In this case, the device either stays latched-off or starts an auto retry cycle as explained in the *[Overtemperature](#page-22-0) Protection (OTP)* section.







### <span id="page-22-1"></span><span id="page-22-0"></span>**8.3.4 Overtemperature Protection (OTP)**

Thermal shutdown occurs when the junction temperature  $T_J$  exceeds TSD. When the TPS2595x0 detects a thermal overload, it shuts down and remains latched off until the device is re-enabled or power cycled. When the <code>TPS2595x1</code>, <code>TPS2595x3</code>, <code>TPS2595x5</code> devices detects a thermal overload, it remains off until the T<sub>J</sub> decreases by TSD<sub>HYS</sub> and then waits for an additional delay of t<sub>TSD,RST</sub> after which it automatically retries to turn on if it is still enabled. See [Table](#page-22-2) 1.



<span id="page-22-2"></span>

# **8.3.5 Fault Indication (FLT )**

[Table](#page-23-0) 2 summarizes the protection response to various fault conditions.

<span id="page-23-0"></span>

#### **Table 2. TPS2595x0, TPS2595x1, TPS2595x3 Fault Summary**

When the TPS2595x0, TPS2595x1, TPS2595x3 devices are turned off as a result of a fault as described in the table above, the FLT pin is pulled low.

All faults will be cleared if the device loses power or if it is re-enabled using the EN/UVLO (or EN/OVLO) pin.

#### **8.3.6 Quick Output Discharge (QOD)**

Some applications require the output capacitor to be discharged quickly when the eFuse is turned off. This prevents any unpredictable behavior from the downstream devices as the capacitor discharges slowly. The TPS2595x5 device provides a Quick Output Discharge feature that can be enabled by connecting OUT pin to QOD pin. An internal FET provides a fast discharge path for the output capacitor resulting in the OUT voltage falling to 0 V in a short time. The FET initially operates in saturation region and provides a constant current discharge. After the FET enters linear region, it offers a discharge path similar to a resistor.

It is possible to model this as a simple equivalent resistance, which would discharge a given capacitor charged to a given voltage in the same time as the overall discharge circuit. This parameter is specified as the effective QOD resistance R<sub>QOD</sub> for the device. It takes a time equivalent to 5 time constants ( $\tau = R \times C$ ) to discharge a capacitor by 99.3%. For example, with an effective QOD resistance of 19  $\Omega$ , the time taken to discharge a 100µF capacitor from 5 V to 35 mV can be calculated as in [Equation](#page-23-1) 5.

<span id="page-23-1"></span> $t_{Discharge} = 5 \times 19 \Omega \times 100 \mu F = 9.5 \text{ ms}$  (5)



### <span id="page-24-0"></span>**8.4 Device Functional Modes**

The features of the device depend on the operating mode.

#### **8.4.1 Enable and Fault Pin Functional Mode 1: Single Device, Self-Controlled**

In this mode of operation, the device is enabled by the  $V_{IN}$  voltage without the need of an external processor to drive the ENABLE pin. The FLT pin is optionally monitored by an external host. See [Figure](#page-24-1) 53.



Copyright © 2017, Texas Instruments Incorporated

**Figure 53. Single Device, Self-Controlled**

#### <span id="page-24-1"></span>**8.4.2 Enable and Fault Pin Functional Mode 2: Single Device, Host-Controlled**

In this mode of operation, the device enable pin is driven by an external host. The pin can be driven directly from a GPIO without the need for any glue logic. The FLT pin is optionally monitored by the host. See [Figure](#page-24-2) 54.



Copyright © 2017, Texas Instruments Incorporated

**Figure 54. Single Device, Host-Controlled**

#### <span id="page-24-2"></span>**8.4.3 Enable and Fault Pin Functional Mode 2: Multiple Devices, Self-Controlled**

In this mode of operation, the devices are self-controlled (no host present). The EN and FLT pins are shorted together, and connected with up to three total devices as shown in [Figure](#page-25-0) 55. In this configuration, when any one of the TPS2595xx devices detects a fault, it automatically disables the other TPS2595xx devices in the system.

#### **NOTE**

This configuration is only applicable to the Active High Enable variants TPS2595x0, TPS2595x1, TPS2595x5.

Texas **NSTRUMENTS** 

# **Device Functional Modes (continued)**



Copyright © 2017, Texas Instruments Incorporated



<span id="page-25-0"></span>



**[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)**

# <span id="page-26-0"></span>**9 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-26-1"></span>**9.1 Application Information**

The TPS2595xx device is an integrated eFuse that is typically used for hot-swap and power rail protection applications. The device operates from 2.7 V to 18 V with programmable current limit and undervoltage protection. The device aids in controlling the in-rush current and provides precise current limiting during overload conditions for systems such as set-top box, DTVs, gaming consoles, SSDs, HDDs, and smart meters. The device also provides robust protection for multiple faults on the sub-system rail.

The following design procedure can be used to select the supporting component values based on the application requirement. Additionally, a spreadsheet design tool *[TPS2595xx](http://www.ti.com/lit/zip/slvc704) Design Calculation Tool* is available.

## <span id="page-26-2"></span>**9.2 Typical Application**



(1)  $C_{\text{IN}}$  is optional and 0.1 µF is recommended to suppress transients due to the inductance of PCB routing or from input wiring.

### **Figure 58. Typical Application Schematic: Simple e-Fuse for Set-Top Boxes**

### **9.2.1 Design Requirements**

[Table](#page-26-3) 3 lists the TPS25954x design requirements.

#### **Table 3. Design Parameters**

<span id="page-26-3"></span>

Copyright © 2017–2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSE57C&partnum=TPS2595) Feedback*

# **9.2.2 Detailed Design Procedure**

The designer must know the following:

- Normal input operation voltage
- Maximum output capacitance
- Maximum current Limit
- Load during start-up
- Maximum ambient temperature of operation

This design procedure seeks to control the junction temperature of device under both static and transient conditions by proper selection of output ramp-up time and associated support components. The designer can adjust this procedure to fit the application and design criteria.

### *9.2.2.1 Programming the Current-Limit Threshold: RILM Selection*

The  $R_{\text{I} \text{M}}$  resistor at the ILM pin sets the over load current limit, this can be set using [Equation](#page-27-0) 6.

$$
R_{ILM} = \frac{2000}{I_{LIMIT} - 0.04}
$$
 (6)

For  $I_{LIMIT}$  = 3.7 A, from [Equation](#page-27-0) 6, R<sub>ILM</sub> is 546 Ω, choose closest standard value resistor with 1% tolerance.

## *9.2.2.2 Undervoltage Lockout Set Point*

<span id="page-27-0"></span>ILM =  $\frac{1}{I_{LIMIT} - 0.04}$ <br>
IIT = 3.7 A, from E<br> **Undervoltage**<br>
dervoltage lockouted between IN,<br>
culated solving E<br>  $\frac{1}{I_{LIMIT}} = \frac{1}{I_{LIMIT}}$ The undervoltage lockout (UVLO) trip point is adjusted using the external voltage divider network of  $R_1$  and  $R_2$  as connected between IN, EN/UVLO and GND pins of the device. The values required for setting the undervoltage are calculated solving [Equation](#page-27-1) 7.

$$
V_{UV} = \frac{R1 + R2}{R2} \times V_{UVLO(R)} \tag{7}
$$

<span id="page-27-1"></span>Where V<sub>UVLO(R)</sub> is UVLO rising threshold (1.2 V). Because R1 and R2 leak the current from input supply V<sub>IN</sub>, these resistors must be selected based on the acceptable leakage current from input power supply  $V_{\text{IN}}$ .

The current drawn by R1 and R2 from the power supply is  $I_{R12} = V_{1N} / (R1 + R2)$ .

However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current,  $I_{R12}$  must be chosen to be 20 times greater than the leakage current expected.

To set the UVLO at  $V_{UVR} = 4.3$  V, select R2 = 387 k $\Omega$ , and R1 = 1 M $\Omega$ .

## *9.2.2.3 Setting Output Voltage Ramp Time (TdVdT)*

For a successful design, the junction temperature of device must be kept below the absolute maximum rating during both dynamic (start-up) and steady state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and in-rush current limit required with system capacitance to avoid thermal shutdown during start-up with and without load.

The required ramp-up capacitor  $C_{dVdT}$  is calculated considering the two possible cases (see Case 1: [Start-Up](#page-27-2) Without Load. Only Output [Capacitance](#page-27-2) C<sub>OUT</sub> Draws Current and Case 2: [Start-Up](#page-28-1) With Load. Output [Capacitance](#page-28-1)  $C_{\text{OUT}}$  and Load Draw Current ).

### <span id="page-27-2"></span>**9.2.2.3.1 Case 1: Start-Up Without Load. Only Output Capacitance C<sub>OUT</sub> Draws Current**

During start-up, as the output capacitor charges, the voltage drop as well as the power dissipated across the internal FET decreases. The average power dissipated in the device during start-up is calculated using [Equation](#page-28-2) 9.

Product Folder Links: *[TPS2595](http://www.ti.com/product/tps2595?qgpn=tps2595)*

Downloaded From [Oneyac.com](https://www.oneyac.com)

<span id="page-27-3"></span>For TPS2592xx device, the inrush current is determined as shown in [Equation](#page-27-3) 8.

$$
I_{\text{INRUSH}} = C_{\text{OUT}} \times \frac{V_{\text{IN}}}{T_{\text{dVdT}}}
$$

Power dissipation during start-up is shown in [Equation](#page-28-2) 9.

**FXAS** 

**NSTRUMENTS** 

$$
P_{D(\text{INRUSH})} = 0.5 \times V_{\text{IN}} \times I_{\text{INRUSH}}
$$

(9)

<span id="page-28-2"></span>[Equation](#page-28-2) 9 assumes that load does not draw any current until the output voltage has reached its final value.

#### <span id="page-28-1"></span>**9.2.2.3.2 Case 2: Start-Up With Load. Output Capacitance COUT and Load Draw Current**

When the load draws current during the turnon sequence, there is additional power dissipated. Considering a resistive load during start-up  $R_{L(SU)}$ , load current ramps up proportionally with increase in output voltage during  $T_{\text{dVdT}}$  time. [Equation](#page-28-4) 10 to Equation 13 show the average power dissipation in the internal FET during charging time due to resistive load.

$$
P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \frac{V_{IN}^2}{R_{L(SU)}}
$$
\n(10)

<span id="page-28-5"></span><span id="page-28-3"></span>Total power dissipated in the device during start-up is [Equation](#page-28-5) 11.

$$
P_{D(\text{STATEIP})} = P_{D(\text{INRUSH})} + P_{D(\text{LOAD})} \tag{11}
$$

<span id="page-28-6"></span>Total current during start-up is given by [Equation](#page-28-6) 12.

$$
I_{\text{STARTUP}} = I_{\text{INRUSH}} + I_{\text{L}}(t) \tag{12}
$$

<span id="page-28-4"></span>If  $I_{\text{STARTUP}} > I_{\text{LIMIT}}$ , the device limits the current to  $I_{\text{LIMIT}}$  and the current-limited charging time is determined by [Equation](#page-28-4) 13.

$$
T_{\text{dRTUP}} = I_{\text{LINKUFT}}
$$
\n
$$
T_{\text{dVdT(Current-Limited)}} = C_{\text{OUT}} \times R_{\text{L(SU)}} \times \left[ \frac{I_{\text{LIMIT}}}{I_{\text{INRUSH}}} - 1 + \text{LN} \left( \frac{I_{\text{LNHT}}}{I_{\text{LNMTT}}} - \frac{I_{\text{LNRUSH}}}{I_{\text{LIMIT}}} \right) \right]
$$
\n
$$
(12)
$$
\n
$$
T_{\text{dVdT(Current-Limited)}} = C_{\text{OUT}} \times R_{\text{L(SU)}} \times \left[ \frac{I_{\text{LIMIT}}}{I_{\text{INRUSH}}} - 1 + \text{LN} \left( \frac{I_{\text{LNRUSH}}}{{I_{\text{LIMIT}}} - \frac{V_{\text{IN}}}{R_{\text{L(SU)}}}} \right) \right]
$$
\n
$$
(13)
$$

The power dissipation, with and without load, for selected start-up time must not exceed the shutdown limits as shown in [Figure](#page-28-7) 59.



**Figure 59. Thermal Shutdown Limit Plot**

<span id="page-28-7"></span>For the design example under discussion, select ramp-up capacitor  $C_{dVdt}$  = OPEN. The default slew rate for  $C_{dVdt}$ = OPEN is 38.2 mV/µs. With slew rate of 38.2 mV/µs, the ramp-up time  $T_{\text{dVdt}}$  for 12 V input is 248 µs.

<span id="page-28-8"></span>The inrush current drawn by the load capacitance  $C_{\text{OUT}}$  during ramp-up using [Equation](#page-28-8) 14.

$$
I_{\text{INRUSH}} = \frac{1 \mu F \times 38.2 \text{ mV}}{\mu s} = 38.2 \text{ mA}
$$
\n
$$
\text{inrust power dissipation is calculated using Equation 15.}
$$
\n
$$
P_{D(\text{INRUSH})} = 0.5 \times 12 \times 38.2 \text{ m} = 229.2 \text{ mW}
$$
\n
$$
(15)
$$

<span id="page-28-0"></span>The inrush power dissipation is calculated using [Equation](#page-28-0) 15.

$$
P_{D(INRUSH)} = 0.5 \times 12 \times 38.2 \text{ m} = 229.2 \text{ mW}
$$

For 229.2 mW of power loss, the thermal shutdown time of the device must not be less than the ramp-up time  $T_{\text{dVdt}}$  to avoid the false trip at the maximum operating temperature. [Figure](#page-28-7) 59 shows the thermal shutdown limit at  $T_A$  = 85°C, for 229.2 mW of power, the shutdown time is infinite. Therefore, it is safe to use 248 µs as the startup time without any load on the output.

(15)

The additional power dissipation when a 4  $\Omega$  load is present during start-up is calculated using [Equation](#page-28-3) 10.

$$
P_{D(LOAD)} = \frac{12 \times 12}{6 \times 4} = 6 \text{ W}
$$
\ntotal device power dissipation during start-up is given in Equation 17.

\n
$$
P_{D(STARTUP)} = 6 + 229.2 \text{ m} = 6.229 \text{ W}
$$
\n(17)

<span id="page-29-0"></span>The total device power dissipation during start-up is given in [Equation](#page-29-0) 17.

$$
P_{\text{D(STARTIIP)}} = 6 + 229.2 \text{ m} = 6.229 \text{ W}
$$

The [Figure](#page-28-7) 59 shows  $T_A = 85^{\circ}$ C and the thermal shutdown time for 6.229 W is more than 10 ms, which is well within the acceptable limits to not use an external capacitor C<sub>dVdt</sub> with a start-up load of 4  $Ω$ .

When  $C_{\text{OUT}}$  is large, there is a need to decrease the power dissipation during start-up. This can be done by increasing the value of the  $C_{dVdt}$  capacitor.

#### **9.2.3** Support Component Selection: C<sub>IN</sub>

 $C_{\text{IN}}$  is a bypass capacitor to help control transient voltages, unit emissions, and local supply noise. Where acceptable, a value in the range from 0.001  $\mu$ F to 0.1  $\mu$ F is recommended for C<sub>IN</sub>.



#### **9.2.4 Application Curves**

#### **9.2.5 Controlled Power Down (Quick Output Discharge) using TPS2595x5**

When the TPS2595x5 device is disabled, the output voltage is left floating and the power-down profile is entirely dictated by the load. In some applications, this can lead to undesired activity because the load is not powered down to a defined state. Controlled output discharge can ensure the load is completely turned off and is not in an undefined operational state. The QOD pin in the TPS2595x5 device can be connected to the OUT pin to facilitate the Quick Output Discharge function, as shown in [Figure](#page-30-0) 62. When the TPS2595x5 device is disabled, the QOD pin is pulled low and provides a quick discharge path for the output capacitor. The output voltage discharge rate is dictated by the output capacitor  $C_{\text{OUT}}$ , the total discharge path resistance (internal plus external), and the load.

**NSTRUMENTS** 

**FXAS** 

(17)





**Figure 62. Circuit Implementation with Quick Output Discharge Function using TPS2595x5**

<span id="page-30-0"></span>

## **9.2.6 Overvoltage Lockout using TPS259573**

The TPS259573 device incorporates a circuit to protect the system during overvoltage conditions. A resistor divider connected from the supply to the  $\overline{EN}/OVLO$  pin to GND (as shown in [Figure](#page-31-0) 65) programs the overvoltage threshold. A voltage more than  $V_{\text{OVLO}}$  on the  $\overline{\text{EN}}$ /OVLO pin turns off the internal FET and protects the downstream load. [Figure](#page-31-1) 66 shows overvoltage cut-off at the input voltage of 15 V.





<span id="page-31-0"></span>**Figure 65. Circuit Implementation for Overvoltage Lockout using TPS259573**



<span id="page-31-1"></span>**Figure 66. Overvoltage Lockout Response using TPS259573**



# <span id="page-32-0"></span>**10 Power Supply Recommendations**

The TPS2595xx devices are designed for a supply voltage range of 2.7 V ≤ VIN ≤ 18 V. An input ceramic bypass capacitor higher than 0.1 μF is recommended if the input supply is located more than a few inches from the device. The power supply must be rated higher than the set current limit to avoid voltage droops during overcurrent and short-circuit conditions.

# <span id="page-32-1"></span>**10.1 Transient Protection**

In the case of a short circuit and overload current limit when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- Minimize lead length and inductance into and out of the device.
- Use a large PCB GND plane.
- Use a Schottky diode across the output to absorb negative spikes.
- Use a low-value ceramic capacitor  $C_{IN} = 0.001 \mu F$  to 0.1  $\mu F$  to absorb the energy and dampen the transients.

<span id="page-32-2"></span>The approximate value of input capacitance can be estimated with [Equation](#page-32-2) 18:

$$
V_{SPIKE (Absolute)} = V_{(IN)} + I_{(LOAD)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}
$$

where

- $V_{(IN)}$  is the nominal supply voltage
- $I_{(L)$   $(A)$  is the load current
- $L_{(IN)}$  equals the effective inductance seen looking into the source
- $C_{(1N)}$  is the capacitance present at the input (18)  $(18)$

Some applications may require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the absolute maximum ratings of the device.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and Schottky diode) is shown in [Figure](#page-32-3) 67.



<span id="page-32-3"></span>

33

34

<span id="page-33-0"></span>It is difficult to obtain repeatable and similar short-circuit testing results. The following contribute to variation in results:

- Source bypassing
- Input leads
- Circuit layout
- Component selection
- Output shorting method
- Relative location of the short
- **Instrumentation**

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

# <span id="page-33-1"></span>**11 Layout**

# <span id="page-33-2"></span>**11.1 Layout Guidelines**

- For all applications, a ceramic decoupling capacitor of 0.01 µF or greater is recommended between the IN terminal and GND terminal. For hot-plug applications, where input power-path inductance is negligible, this capacitor can be eliminated or minimized.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC. See [Figure](#page-34-1) 68 for a PCB layout example.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC. The PCB ground must be a copper plane or island on the board.
- Locate the following support components close to their connection pins:
	- $-$  R<sub>ILM</sub>
	- $C_{dVdT}$
	-
	- Resistors for the EN/UVLO (or EN/OVLO) pin

Connect the other end of the component to the GND pin of the device with shortest trace length. The trace routing for the R<sub>ILM</sub> and C<sub>dVdT</sub> components to the device must be as short as possible to reduce parasitic effects on the current limit and soft start timing. These traces must not have any coupling to switching signals on the board.

- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT pins.
- Obtaining acceptable performance with alternate layout schemes is possible; *Layout [Example](#page-34-0)* has been shown to produce good results and is intended as a guideline.



### <span id="page-34-0"></span>**11.2 Layout Example**

```
Top Layer
```
Bottom Layer Ground Plane  $\overline{\phantom{a}}$ 

 $\circ$ Via to Bottom Ground Plane



<span id="page-34-1"></span>(1) Optional: Needed only to suppress the transients caused by inductive load switching

**Figure 68. TPS2595xx Layout**

FXAS **ISTRUMENTS** 

# <span id="page-35-1"></span>**12 Device and Documentation Support**

## <span id="page-35-2"></span>**12.1 Documentation Support**

### **12.1.1 Related Documentation**

For related documentation see the following: *[TPS2595EVM](http://www.ti.com/lit/pdf/SLVUB59) eFuse Evaluation Board [TPS2595xx](http://www.ti.com/lit/zip/slvc704) Design Calculation Tool*

### <span id="page-35-0"></span>**12.1.2 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.



#### **Table 4. Related Links**

## <span id="page-35-3"></span>**12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## <span id="page-35-4"></span>**12.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-35-5"></span>**12.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.



### <span id="page-36-0"></span>**12.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## <span id="page-36-1"></span>**12.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-36-2"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**





**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 28-Oct-2023





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Oct-2023





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 28-Oct-2023



# **GENERIC PACKAGE VIEW**

# **DSG 8 WSON - 0.8 mm max height**

**2 x 2, 0.5 mm pitch** PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







# **PACKAGE OUTLINE**

# **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **DSG0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)