











TPS25921A, TPS25921L

SLVSCE1C - AUGUST 2014-REVISED NOVEMBER 2015

# TPS25921x 4.5V - 18V eFuse with Precise Current Limit and Over Voltage Protection

#### **Features**

- 4.5 V 18 V Operating Voltage, 20 V (Max)
- 90 m $\Omega$  R<sub>DS(ON)</sub> (Typical)
- 0.4 A to 1.6 A Adjustable Current Limit
- ±2% Accurate I<sub>LIMIT</sub> at 1A at 25°C
- ±3% Overvoltage, Undervoltage Threshold
- Programmable dV<sub>O</sub>/dt Control
- Fault Output for Thermal Shutdown, UVLO and
- -40°C to 125°C Junction Temperature Range
- Auto-Retry and Latch-Off Versions
- UL2367 Recognized File No. E169910
- UL60950 Safe during Single Point Failure Test

## **Applications**

- White Goods, Appliances
- Set Top Boxes, DVD and Gaming Consoles
- HDD and SSD drives
- Smart Meters, Gas Analyzers
- **Smart Load Switch**
- **USB Switch**
- Adapter Power Devices



### 3 Description

The TPS25921 is a compact, feature rich eFuse with a full suite of protection functions. The wide operating voltage allows control of many popular DC buses. The precise ±2% current limit, at room temperature, provides excellent accuracy making the TPS25921 well suited for many system protection applications.

Load, source and device protection are provided with multiple programmable features including overcurrent, overvoltage and undervoltage. 3% threshold accuracy for UV and OV, ensures tight supervision of bus voltages, eliminating the need for supervisor circuitry. Fault flag output (FLT) is provided for system status monitoring and down stream load control.

For hot-plug-in boards, TPS25921 provides in-rush current control and programmable output ramp-rate. Output ramp rate is programmable using a capacitor at soft-start (SS) pin, for maximum design flexibility.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)      |
|-------------|---------|----------------------|
| TPS25921A   | SOIC    | 4.90mm x 3.91mm      |
| TPS25921L   | 3010    | 4.90Hill X 3.9 Hilli |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

## 12V Short Circuit Response





| T۶ | ah | Ι۵ | Ωf | Co           | nte  | nts |
|----|----|----|----|--------------|------|-----|
|    | ı  |    | v. | $\mathbf{v}$ | 1116 |     |

| 2 Applications 1 10 Applications and Implementation 3 Description 1 10.1 Application Information | 1        |
|--------------------------------------------------------------------------------------------------|----------|
| 3 Description 1 10.1 Application Information                                                     |          |
|                                                                                                  | 4        |
| 4 Application Schematic                                                                          | 1        |
| 5 Revision History                                                                               | <u>2</u> |
| 6 Pin Configuration and Functions                                                                | 2        |
| 7 Specifications                                                                                 | 2        |
| 7.1 Absolute Maximum Ratings                                                                     | 2        |
| 7.2 ESD Ratings                                                                                  | 3        |
| 7.3 Recommended Operating Conditions                                                             | 3        |
| 7.4 Thermal Characteristics                                                                      | 3        |
| 7.5 Electrical Characteristics                                                                   | t 3      |
| 7.6 Timing Requirements                                                                          | 3        |
| 7.7 Typical Characteristics                                                                      | 3        |
| 8 Parametric Measurement Information                                                             | 3        |
| 9 Detailed Description                                                                           | 3        |
| 9.1 Overview                                                                                     | 3        |
| 9.2 Functional Block Diagram                                                                     | able     |
| 9.3 Feature Description                                                                          | 3        |
| 0.0 1 oddio 2000 piloti                                                                          |          |

## **5 Revision History**

| Cł       | nanges from Revision B (August 2015) to Revision C                                                                                                                            | Page |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed Equation 2 From: 0.07 To: 70 pF, and added text "where C <sub>(ss)</sub> is in Farad"                                                                                 | 14   |
| •        | Changed Equation 21 From: (1 + 0.07) To: (1 x10 <sup>-9</sup> + 70 x 10 <sup>-12</sup> )                                                                                      | 22   |
| <u>.</u> | Changed Equation 26 From: (4.7 + 0.07) To: (4.7 x10 <sup>-9</sup> + 70 x 10 <sup>-12</sup> )                                                                                  | 22   |
| Cł       | nanges from Revision A (March 2015) to Revision B                                                                                                                             | Page |
| <u>•</u> | Changed $t_{ss}$ in <i>Timing Requirements</i> From: $V_{(OUT)} = 11.7 \text{ V}$ To $V_{(OUT)} = 11 \text{ V}$ and $C_{(SS)} = 1 \text{ nF}$ To: $C_{(SS)} = 1.2 \text{ nF}$ | 6    |
| Cł       | nanges from Original (August 2014) to Revision A                                                                                                                              | Page |
| •        | Changed Features From: UL2367 Recognition Pending To: UL2367 Recognized - File No. E169910                                                                                    |      |
| •        | Moved the Storage temperature range From: Handling Ratingstable To: Absolute Maximum Ratings                                                                                  | 3    |
| •        | Changed the Handling Ratings table To: ESD Ratings                                                                                                                            | 3    |
| •        | Changed Equation 31 From: $V_{(IN)} \times I_{(I, OAD)}$ To: $V_{(IN)} + I_{(I, OAD)}$ .                                                                                      | 28   |



## 6 Pin Configuration and Functions



#### **Pin Functions**

| NAME | NUMBER | DESCRIPTION                                                                                                                                                                                                            |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND  | 1      | Ground.                                                                                                                                                                                                                |
| SS   | 2      | A capacitor from this pin to GND sets the ramp rate of output voltage at device turn-on.                                                                                                                               |
| ENUV | 3      | Input for setting programmable undervoltage lockout threshold. An undervoltage event will open internal FET and assert FLT to indicate power-failure. When pulled to GND, resets the thermal fault latch in TPS25921L. |
| IN   | 4      | Power Input and supply voltage of the device.                                                                                                                                                                          |
| OUT  | 5      | Power Output of the device.                                                                                                                                                                                            |
| FLT  | 6      | Fault event indicator, goes low to indicate fault condition due to Undervoltage, Overvoltage, and Thermal shutdown event. A nuisance fast trip does not trigger fault. It is an open drain output.                     |
| ILIM | 7      | A resistor from this pin to GND will set the overload and short circuit limit.                                                                                                                                         |
| OVP  | 8      | Input for setting programmable overvoltage protection threshold. An overvoltage event will open the internal FET and assert FLT to indicate overvoltage.                                                               |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                             |                         | VALUE                 | (2)   | UNIT |
|-------------------------------------------------------------|-------------------------|-----------------------|-------|------|
|                                                             |                         | VALUE (2)   MIN   MAX | ONIT  |      |
|                                                             | IN, OUT, ENUV, OVP, FLT | -0.3                  | 20    | V    |
| Input voltage range                                         | IN (10 ms Transient)    |                       | 22    | V    |
|                                                             | ILIM, SS                | -0.3                  | 7     |      |
| Sink current                                                | SS                      |                       | 5     | mA   |
| Sink current                                                | FLT                     |                       | 100   | mA   |
| Source current                                              | ILIM, SS, FLT           | Internally Li         | mited |      |
| Maximum junction temperature, T <sub>J</sub> Internally Lir |                         | mited                 | °C    |      |
| Storage temperature range                                   | e, T <sub>stg</sub>     | -65                   | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                  |                                 | MIN  | TYP  | MAX  | UNIT |
|----------------------------------|---------------------------------|------|------|------|------|
|                                  | IN                              | 4.5  |      | 18   |      |
| lanut valtaga ranga              | OUT, OVP, ENUV, FLT             | 0    |      | 18   | V    |
| Input voltage range              | SS                              | 0    |      | 6    | V    |
|                                  | ILIM                            | 0    |      | 3.3  |      |
| Resistance                       | ILIM                            | 35.7 | 95.3 | 158  | kΩ   |
| External conscitones             | OUT                             | 0.1  | 1    |      | μF   |
| Resistance  External capacitance | SS                              |      | 1    | 1000 | nF   |
| Operating junction ten           | nperature range, T <sub>J</sub> | -40  | 25   | 125  | °C   |

## 7.4 Thermal Characteristics<sup>(1)</sup>

|                    | THERMAL METRIC                               | TPS2592xx     | LINUT |
|--------------------|----------------------------------------------|---------------|-------|
|                    | THERMAL METRIC                               | SOIC (8) PINS | UNIT  |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 120.8         |       |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 65.5          |       |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 51.8          | °C/W  |
| ΨЈТ                | Junction-to-top characterization parameter   | 17.4          |       |
| $\Psi_{JB}$        | Junction-to-board characterization parameter | 61.2          |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### 7.5 Electrical Characteristics

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ,  $4.5 \text{ V} \le \text{V}_{(\text{IN})} \le 18 \text{ V}$ ,  $\text{V}_{(\text{EN UV})} = 2 \text{ V}$ ,  $\text{V}_{(\text{OVP})} = 0 \text{ V}$ ,  $\text{R}_{(\text{ILIM})} = 95.3 \text{ k}\Omega$ ,  $\text{C}_{\text{SS}} = \text{OPEN}$ , FLT = OPEN. Positive current into terminals. All voltages are referenced to GND (unless otherwise noted).

|                         | PARAMETER                                              | TEST CONDITIONS                                                                                                                                          | MIN   | TYP                                       | MAX      | UNIT |
|-------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------|----------|------|
| SUPPLY VOL              | TAGE AND INTERNAL UNDERVOLTAG                          | E LOCKOUT                                                                                                                                                |       |                                           |          |      |
| V <sub>(IN)</sub>       | Operating Input Voltage                                |                                                                                                                                                          | 4.5   |                                           | 18       | V    |
| V <sub>(UVR)</sub>      | UVLO Threshold, Rising                                 |                                                                                                                                                          | 4.10  | 4.26                                      | 4.40     | V    |
| V <sub>(UVHys)</sub>    | UVLO Hysteresis                                        |                                                                                                                                                          | 168   | 224                                       | 279      | mV   |
| I <sub>Q(ON)</sub>      | Supply Current, Enabled                                | V <sub>(ENUV)</sub> = 2 V, V <sub>(IN)</sub> = 12 V                                                                                                      | 0.22  | 0.41                                      | 0.58     | mA   |
| I <sub>Q(OFF)</sub>     | Supply Current, Disabled                               | V <sub>(ENUV)</sub> = 0 V, V <sub>(IN)</sub> = 12 V                                                                                                      | 0.08  | 0.132                                     | 0.20     | mA   |
|                         | GE PROTECTION (OVP) INPUT                              |                                                                                                                                                          |       |                                           |          |      |
| $V_{(OVPR)}$            | Overvoltage Threshold Voltage,<br>Rising               |                                                                                                                                                          | 1.35  | 1.39                                      | 1.43     | V    |
| $V_{(OVPF)}$            | Overvoltage Threshold Voltage, Falling                 |                                                                                                                                                          | 1.30  | 1.34                                      | 1.37     | ٧    |
| I <sub>(OVP)</sub>      | OVP Input Leakage Current                              | 0V ≤ V <sub>(OVP)</sub> ≤ 18 V                                                                                                                           | -100  | 0                                         | 100      | nA   |
| ENABLE AND              | UNDERVOLTAGE LOCKOUT (ENUV)                            | NPUT                                                                                                                                                     |       |                                           |          |      |
| V <sub>(ENR)</sub>      | ENUV Threshold voltage, rising                         |                                                                                                                                                          | 1.36  | 1.39                                      | 1.42     | V    |
| V <sub>(ENF)</sub>      | ENUV Threshold voltage, falling                        |                                                                                                                                                          | 1.30  | 1.34                                      | 1.37     | V    |
| V <sub>(ENF_RST)</sub>  | ENUV Threshold voltage to reset thermal fault, falling |                                                                                                                                                          | 0.5   | 0.61                                      | 0.8      | ٧    |
| I <sub>EN</sub>         | EN Input leakage current                               | 0 ≤ V <sub>(ENUV)</sub> ≤ 18 V                                                                                                                           | -100  | 0                                         | 100      | nA   |
| SOFT START:             | OUTPUT RAMP CONTROL (SS)                               |                                                                                                                                                          |       |                                           |          |      |
| I <sub>(SS)</sub>       | SS charging current                                    | V <sub>(SS)</sub> = 0 V                                                                                                                                  | 0.9   | 1.04                                      | 1.2      | μA   |
| R <sub>(SS)</sub>       | SS discharging resistance                              | V <sub>(ENUV)</sub> = 0 V, I <sub>(SS)</sub> = 10 mA sinking                                                                                             | 60    | 70                                        | 85       | Ω    |
| V <sub>(SSmax)</sub>    | SS maximum capacitor voltage                           |                                                                                                                                                          |       | 5.5                                       |          | V    |
| GAIN <sub>(SS)</sub>    | SS to OUT gain                                         | $\Delta V_{(OUT)}/\Delta V_{(SS)}$                                                                                                                       | 4.81  | 4.86                                      | 4.92     | V/V  |
| CURRENT LIN             | MIT PROGRAMMING (ILIM)                                 |                                                                                                                                                          |       |                                           |          |      |
| I <sub>(ILIM)</sub>     | ILIM Bias current                                      |                                                                                                                                                          | 6     | 10                                        | 16       | μA   |
|                         |                                                        | $R_{(ILIM)} = 35.7 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 1 \text{ V}$                                                                                | 0.284 | 0.368                                     | 0.452    |      |
|                         |                                                        | $R_{(ILIM)} = 45.3 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 1 \text{ V}$                                                                                | 0.394 | 0.471                                     | 0.547    | A    |
|                         |                                                        | $R_{(ILIM)} = 95.3 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 1 \text{ V}, T_A = T_J = 25^{\circ}\text{C}$                                                | 0.98  | 1.0                                       | 1.02     |      |
| I <sub>LIMIT</sub>      | Current Limit <sup>(1)</sup>                           | $R_{(ILIM)} = 95.3 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 1 \text{ V}$                                                                                | 0.93  | 1.0                                       | 1.062    |      |
|                         |                                                        | $R_{(ILIM)} = 150 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 1 \text{ V}$                                                                                 | 1.43  | 1.57                                      | 1.7      |      |
|                         |                                                        | R <sub>(ILIM)</sub> = SHORT, Shorted resistor current limit R <sub>(ILIM)</sub> = OPEN, Open resistor current limit (Single Point Failure Test: UL60950) | 0.12  | 0.257                                     | 0.406    |      |
|                         |                                                        | $R_{(ILIM)} = 35.7 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 12 \text{ V}$                                                                               | 0.275 | 0.356                                     | 0.438    |      |
|                         |                                                        | $R_{(ILIM)} = 45.3 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 12 \text{ V}$                                                                               | 0.376 | 0.45                                      | 0.522    |      |
| los                     | Short-circuit current limit <sup>(1)</sup>             | $R_{(ILIM)} = 95.3 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 12 \text{ V}$                                                                               | 0.837 | 0.9                                       | 0.964    | Α    |
|                         |                                                        | $R_{(ILIM)} = 150 \text{ k}\Omega, (V_{(IN)} - V_{(OUT)}) = 12 \text{ V}$                                                                                | 1.219 | 1.34                                      | 1.46     |      |
| I <sub>(FASTRIP)</sub>  | Fast-Trip comparator threshold                         | $R_{(ILIM)}$ in $k\Omega$                                                                                                                                |       | 0.0142 x<br>R <sub>(ILIM)</sub> +<br>0.36 |          | А    |
| V <sub>(ILIMopen)</sub> | ILIM Open resistor detect threshold                    | $V_{(ILIM)}$ Rising, $R_{(ILIM)}$ = OPEN                                                                                                                 | 2.81  | 3.0                                       | 3.25     | V    |
| ,                       | OWER SWITCH                                            | 1 , , , , , , , , , , , , , , , , , , ,                                                                                                                  | 1     |                                           | <u>`</u> |      |
| R <sub>DS(on)</sub>     | FET ON resistance <sup>(2)</sup>                       | -40°C ≤ T <sub>J</sub> ≤ 85°C                                                                                                                            | 55    | 87                                        | 120      | mΩ   |
| DAGO FET CIT            | ITPUT (OUT)                                            | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                                           | 55    | 87                                        | 135      |      |
| PASS FET OU             | JIPUT (001)                                            | V 0VV 0V/0 : :                                                                                                                                           |       |                                           |          |      |
| I <sub>lkg(OUT)</sub>   | OUT Bias current in off state                          | V <sub>(ENUV)</sub> = 0 V, V <sub>(OUT)</sub> = 0 V (Sourcing)                                                                                           | -2    | 0                                         | 1        | μΑ   |
| I <sub>sink(OUT)</sub>  |                                                        | $V_{(ENUV)} = 0V$ , $V_{(OUT)} = 300$ mV (Sinking)                                                                                                       | 5     | 7                                         | 10       |      |

Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately.

<sup>(2)</sup> The limits for these parameters are specified based on design and characterization data, and are not tested during production.



### **Electrical Characteristics (continued)**

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ ,  $4.5 \text{ V} \le \text{V}_{(\text{IN})} \le 18 \text{ V}$ ,  $\text{V}_{(\text{EN UV})} = 2 \text{ V}$ ,  $\text{V}_{(\text{OVP})} = 0 \text{ V}$ ,  $\text{R}_{(\text{ILIM})} = 95.3 \text{ k}\Omega$ ,  $\text{C}_{\text{SS}} = \text{OPEN}$ , FLT = OPEN. Positive current into terminals. All voltages are referenced to GND (unless otherwise noted).

|                       | PARAMETER                            | TEST CONDITIONS                                                               | MIN  | TYP            | MAX | UNIT |  |
|-----------------------|--------------------------------------|-------------------------------------------------------------------------------|------|----------------|-----|------|--|
| FAULT FLAG (F         | LT): ACTIVE LOW                      |                                                                               |      |                |     |      |  |
| R <sub>(FLT)</sub>    | FLT Pull down Resistance             | Device in fault condition, $V_{(ENUV)} = 0V$ , $I_{(\overline{FLT})} = 100mA$ | 22   | 26             | 32  | Ω    |  |
| I <sub>(FLT)</sub>    | FLT Input Leakage Current            | Device not in fault condition, V <sub>(FLT)</sub> = 0V, 18V                   | -0.5 | 0              | 0.5 | μΑ   |  |
| THERMAL SHUT          | THERMAL SHUT DOWN (TSD)              |                                                                               |      |                |     |      |  |
| T <sub>(TSD)</sub>    | TSD Threshold, rising <sup>(2)</sup> |                                                                               |      | 155            |     | °C   |  |
| T <sub>(TSDhys)</sub> | TSD Hysteresis <sup>(2)</sup>        |                                                                               |      | 20             |     | °C   |  |
|                       |                                      | TPS25921L                                                                     |      | LATCHED        |     |      |  |
|                       | Thermal fault: Latched or Auto Retry | TPS25921A                                                                     |      | AUTO-<br>RETRY |     |      |  |

### 7.6 Timing Requirements

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ ,  $V_{(\text{IN})} = 12 \text{ V}$ ,  $V_{(\text{EN UV})} = 2 \text{ V}$ ,  $V_{(\text{OVP})} = 0 \text{ V}$ ,  $R_{(\text{ILIM})} = 95.3 \text{ k}\Omega$ ,  $C_{\text{SS}} = 0$  OPEN, FLT = OPEN. Positive current into terminals. All voltages are referenced to GND (unless otherwise noted). Refer to Figure 26 for the timing diagrams

|                           |                                             |                                                                                                            | MIN                                | TYP  | MAX  | UNIT |
|---------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|------|
| ENABLE A                  | ND UNDERVOLTAGE LOCKOUT                     | (ENUV) INPUT                                                                                               |                                    |      |      |      |
| t <sub>OFF(dly)</sub>     | Turn Off delay                              | $ENUV\downarrowto\;V_{(OUT)}\downarrow$                                                                    |                                    | 8    |      | μs   |
|                           | Turn On delay                               | $ENUV \uparrow to V_{(OUT)} = 1V,$<br>$C_{(SS)} = OPEN$                                                    |                                    | 96   |      |      |
| t <sub>ON(dly)</sub>      | Turn-On delay                               | ENUV $\uparrow$ to V <sub>(OUT)</sub> = 1V,<br>C <sub>(SS)</sub> > 0.39nF, [C(dVdT) in nF]                 | 14.5 + 0.5 x<br>$(70p + C_{(SS)})$ |      |      | μs   |
| OVERVOL                   | TAGE PROTECTION (OVP) INPU                  | т                                                                                                          | •                                  |      | ·    |      |
| t <sub>OVP(dly)</sub>     | OVP Disable delay                           | OVP↑ to V <sub>(OUT)</sub> ↓                                                                               |                                    | 8    |      | μs   |
| SOFT STAI                 | RT: OUTPUT RAMP CONTROL (                   | SS)                                                                                                        |                                    |      |      |      |
|                           | Outside and fine                            | ENUV $\uparrow$ to V <sub>(OUT)</sub> = 11 V, with C <sub>(SS)</sub> = open, C <sub>(OUT)</sub> = 2.2 µF   | 0.2                                | 0.26 | 0.33 |      |
| t <sub>SS</sub>           | Output ramp time                            | ENUV $\uparrow$ to V <sub>(OUT)</sub> = 11 V, with C <sub>(SS)</sub> = 1.2 nF, C <sub>(OUT)</sub> = 2.2 µF | 2.1                                | 3    | 3.6  | ms   |
| CURRENT                   | LIMIT PROGRAMMING (ILIM)                    |                                                                                                            |                                    |      | •    |      |
| t <sub>FASTRIP(dly)</sub> | Fast-Trip comparator delay                  | $I_{(OUT)} > I_{(FASTRIP)}$                                                                                |                                    | 3    |      | μs   |
| THERMAL                   | SHUT DOWN (TSD)                             |                                                                                                            |                                    |      |      |      |
|                           | Retry Delay after TSD                       | TPS25921A Only, V <sub>(IN)</sub> = 12 V                                                                   |                                    | 150  |      | ms   |
| t <sub>TSD(dly)</sub>     | recovery, $T_J < [T_{(TSD)} - 20^{\circ}C]$ | TPS25921A Only, V <sub>(IN)</sub> = 4.5 V                                                                  |                                    | 100  |      | ms   |



### 7.7 Typical Characteristics

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ ,  $V_{(\text{IN})} = 12 \text{ V}$ ,  $V_{(\text{EN UV})} = 2 \text{ V}$ ,  $V_{(\text{OVP})} = 0 \text{ V}$ ,  $R_{(\text{ILIM})} = 95.3 \text{ k}\Omega$ ,  $R_{(\text{OUT})} = 2.2 \text{ p}$ ,  $R_{(\text{SS})} = 0$  OPEN, FLT = OPEN. Positive current into terminals. All voltages referenced to GND (unless otherwise noted). For all oscilloscope waveforms  $R_{\text{A}} = 25^{\circ}\text{C}$ .





### **Typical Characteristics (continued)**

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ ,  $V_{(IN)} = 12 \text{ V}$ ,  $V_{(EN\ UV)} = 2 \text{ V}$ ,  $V_{(OVP)} = 0 \text{ V}$ ,  $R_{(ILIM)} = 95.3 \text{ k}\Omega$ ,  $R_{(OUT)} = 2.2 \text{ }\mu\text{F}$ ,  $R_{SS} = R_{SS} = R_$ 





### **Typical Characteristics (continued)**

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le T_{\text{J}} \le 125^{\circ}\text{C}$ ,  $V_{(\text{IN})} = 12 \text{ V}$ ,  $V_{(\text{EN UV})} = 2 \text{ V}$ ,  $V_{(\text{OVP})} = 0 \text{ V}$ ,  $R_{(\text{ILIM})} = 95.3 \text{ k}\Omega$ ,  $C_{(\text{OUT})} = 2.2 \,\mu\text{F}$ ,  $C_{\text{SS}} = \text{OPEN}$ , FLT = OPEN. Positive current into terminals. All voltages referenced to GND (unless otherwise noted). For all oscilloscope waveforms  $T_{\text{A}} = 25^{\circ}\text{C}$ .





### **Typical Characteristics (continued)**

Conditions (unless otherwise noted) are  $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ ,  $V_{(IN)} = 12 \text{ V}$ ,  $V_{(EN\ UV)} = 2 \text{ V}$ ,  $V_{(OVP)} = 0 \text{ V}$ ,  $R_{(ILIM)} = 95.3 \text{ k}\Omega$ ,  $R_{(OUT)} = 2.2 \text{ }\mu\text{F}$ ,  $R_{SS} = R_{SS} = R_$ 





## 8 Parametric Measurement Information









Figure 25. Timing Diagrams



### 9 Detailed Description

#### 9.1 Overview

TPS25921 is a smart eFuse with enhanced built-in protection circuitry. It provides robust protection for all systems and applications powered from 4.5 V to 18 V.

For hot-plug-in boards, the device provides in-rush current control and programmable output ramp-rate. TPS25921 integrates overcurrent and short circuit protection. The precision overcurrent limit helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the load from input when a short circuit is detected. The device allows the user to program the overcurrent limit threshold between 0.4 A and 1.6 A via an external resistor. The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault for downstream system. Its threshold accuracy of 3% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip. TPS25921 is designed to protect systems such as White Goods, STBs, DTVs, Smart Meters and Gas Analyzers.

The additional features include:

- Over temperature protection to safely shutdown in the event of an overcurrent event
- · Fault reporting for brown-out and overvoltage faults
- A choice of latched or automatic restart mode

### 9.2 Functional Block Diagram





#### 9.3 Feature Description

### 9.3.1 Enable and Adjusting Undervoltage Lockout (UVLO)

The ENUV pin controls the ON/OFF state of the internal FET. A voltage  $V_{(ENUV)} < V_{(ENF)}$  on this pin turns off the internal FET, thus disconnecting IN from OUT.

Toggling the ENUV pin below  $V_{(ENF\_RST)}$  resets the TPS25921L that has latched off due to a fault condition. The internal de-glitch delay on ENUV falling edge is kept low for quick detection of power failure. For applications where a higher de-glitch delay on ENUV is desired, or when the supply is particularly noisy, it is recommended to use an external filter capacitor from the ENUV terminal to GND.

The undervoltage lockout threshold can be programmed by using an external resistor divider from the supply IN terminal to the ENUV terminal to GND as shown in Figure 26. When an undervoltage or input power fail event is detected, the internal FET is quickly turned off, and FLT is asserted. If the undervoltage lockout function is not needed, the ENUV pin should be connected to the IN terminal. The ENUV terminal should not be left floating.

TPS25921 also implements internal undervoltage lockout (UVLO) circuitry on the IN pin. The device gets disabled when the IN terminal voltage falls below internal UVLO Threshold  $V_{(UVF)}$ .



Figure 26. UVLO and OVP Thresholds Set By R<sub>1</sub>, R<sub>2</sub> and R<sub>3</sub>

#### 9.3.2 Overvoltage Protection (OVP)

TPS25921 incorporates circuits to protect the system during overvoltage conditions. A resistor divider, connected from the supply to OVP terminal to GND (as shown in Figure 26), programs the overvoltage threshold. A voltage more than  $V_{(OVPR)}$  on the OVP pin turns off the internal FET and protects the downstream load. This pin should be tied to GND when not used.

### 9.3.3 Hot Plug-in and In-Rush Current Control

TPS25921 is designed to control the in-rush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. A slew rate controlled startup (SS) also helps to eliminate conductive and radiated interference. An external capacitor from the SS pin to GND defines the slew rate of the output voltage at power-on (as shown in Figure 27). The equation governing slew rate at start-up is shown in Equation 1:



### **Feature Description (continued)**



Figure 27. Output Ramp Up Time t<sub>dVdT</sub> is Set by C<sub>(dVdT)</sub>

$$I_{(SS)} = \frac{(C_{(SS)} + C_{(INT)})}{Gain_{(SS)}} \times \frac{dV_{(OUT)}}{dt}$$
(1)

Where:

•  $I_{(SS)} = 1 \mu A$  (typical)

dV(OUT)

- dt = Desired output slew rate
- GAIN<sub>(SS)</sub> =  $\Delta V_{(OUT)}/\Delta V_{(SS)}$  gain = 4.85

The total ramp time  $(t_{SS})$  of  $V_{(OUT)}$  for 0 to  $V_{(IN)}$  can be calculated using Equation 2:

$$t_{SS} = 20.6 \times 10^4 \times V_{(IN)} \times (C_{(SS)} + 70 \text{ pF})$$
 (2)

Where  $C_{(ss)}$  is in Farad.

The inrush current, I(INRUSH) can be calculated as

$$I_{(INRUSH)} = C_{(OUT)} \times \frac{V_{(IN)}}{t_{SS}}$$
(3)

The SS pin can be left floating to obtain a predetermined slew rate ( $t_{SS}$ ) on the output. When terminal is left floating, the device sets an internal ramp rate of ~50V/ms for output ( $V_{(OUT)}$ ) ramp.

Figure 36 and Figure 37 illustrate the inrush current control behavior of the device. For systems where load is present during start-up, the current never exceeds the overcurrent limit set by  $R_{(ILIM)}$  resistor for the application. For defining appropriate charging time/rate under different load conditions, refer to the *Setting Output Voltage Ramp time* ( $t_{SS}$ ) section.

#### 9.3.4 Overload and Short Circuit Protection:

At all times load current is monitored by sensing voltage across an internal sense resistor. During overload events, current is limited to the current limit ( $I_{LIMIT}$ ) programmed by  $R_{(ILIM)}$  resistor

$$I_{LIMIT} = 10.73 \times 10^{-3} \times R_{(ILIM)} - 0.018$$
 (4)

$$R_{\text{(ILIM)}} = \frac{I_{\text{LIMIT}} + 0.018}{10.73 \times 10^{-3}} \tag{5}$$

- I<sub>LIMIT</sub> is overload current limit in Ampere
- $R_{(ILIM)}$  is the current limit programming resistor in  $k\Omega$

TPS25921 incorporates two distinct overcurrent protection levels: the current limit ( $I_{LIMIT}$ ) and the fast-trip threshold ( $I_{(FASTRIP)}$ ). The fast trip and current limit operations are shown in Figure 28.



### **Feature Description (continued)**

Bias current on ILIM pin directly controls current-limiting behavior of the device, and PCB routing of this node must be kept away from any noisy (switching) signals.

#### 9.3.4.1 Overload Protection

For overload conditions, the internal current-limit amplifier regulates the output current to  $I_{LIMIT}$ . The output voltage droops during current limit regulation, resulting in increased power dissipation in the device. If the device junction temperature reaches the thermal shutdown threshold  $(T_{(TSD)})$ , the internal FET is turned off. Once in thermal shutdown, The TPS25921L version stays latched off, whereas TPS25921A commences an auto-retry cycle  $t_{TSD(dly)}$  ms after  $T_J < [T_{(TSD)} - 20^{\circ}C]$ . During thermal shutdown, the fault pin  $\overline{FLT}$  pulls low to signal a fault condition. Figure 40 and Figure 41 illustrate overload behavior.

#### 9.3.4.2 Short Circuit Protection

During a transient short circuit event, the current through the device increases very rapidly. As current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator, with a threshold  $I_{(FASTRIP)}$ . When the current through the internal FET exceeds  $I_{(FASTRIP)}$  ( $I_{(OUT)} > I_{(FASTRIP)}$ ), this comparator shuts down the pass device within 3  $\mu$ s and terminates the rapid short-circuit peak current. The  $I_{(FASTRIP)}$  threshold is dependent on programmed overload current limit and function of  $R_{(ILIM)}$ . See Equation 6 for the calculation.

$$I_{(FASTRIP)} = 1.42 \times 10^{-2} \times R_{(ILIM)} + 0.36$$

where

- I<sub>(FASTRIP)</sub> is fast trip current limit in Ampere
- R<sub>(ILIM)</sub> is the current limit resistor in kΩ

The fast-trip circuit holds the internal FET off for only a few microseconds, after which the device attempts to turn back on normally, allowing the current-limit loop to regulate the output current to I<sub>LIMIT</sub>. Then, device behaves similar to overload condition. Figure 42 through Figure 44 illustrate the behavior of the system when the current exceeds the fast-trip threshold.

#### 9.3.4.3 Start-Up with Short on Output

During start-up into a short circuit current is limited to  $I_{LIMIT}$ . Figure 45 and Figure 46 illustrate start-up with a short on the output. This feature helps in quick fault isolation and hence ensures stability of the DC bus.

#### 9.3.4.4 Constant Current Limit Behavior during Overcurrent Faults

When power dissipation in the internal FET [ $P_D = (V_{(IN)} - V_{(OUT)}) \times I_{(OUT)}$ ] > 2 W, there is a ~1 to 20 % thermal fold back in the current limit value so that the regulated current drops from  $I_{LIMIT}$  to  $I_{OS}$ . Eventually, the device shuts down due to over temperature.



Figure 28. Overcurrent Protection Levels

(6)

(7)



### **Feature Description (continued)**

#### 9.3.5 FAULT Response

The  $\overline{FLT}$  open-drain output is asserted (active low) during undervoltage, overvoltage and thermal shutdown conditions. The  $\overline{FLT}$  signal remains asserted until the fault condition is removed and the device resumes normal operation. During thermal shutdown, TPS25921L version stays latched off, whereas TPS25921A commences an auto-retry cycle  $t_{TSD(dly)}$  millisecond after  $T_J < [T_{(TSD)} - 20^{\circ}C]$ . For TPS25921L, thermal fault latch can be reset by cycling the ENUV pin below  $V_{(ENF\ RST)}$  threshold. A nuisance fast trip does not trigger fault.

Connect FLT with a pull up resistor to Input or Output voltage rail. FLT may be left open or tied to ground when not used.

#### 9.3.6 IN, OUT and GND Pins

The IN pin should be connected to the power source. A ceramic bypass capacitor close to the device from IN to GND is recommended to alleviate bus transients. The recommended operating voltage range is 4.5 V - 18 V.

The OUT pin should be connected to the load. V<sub>(OUT)</sub> in the ON condition, is calculated using the Equation 7

$$V_{(OUT)} = V_{(IN)} - (R_{DS(ON)} \times I_{(OUT)})$$

where, R<sub>DS(ON)</sub> is the ON resistance of the internal FET.

GND terminal is the most negative voltage in the circuit and is used as a reference for all voltage reference unless otherwise specified.

#### 9.3.7 Thermal Shutdown:

Internal over temperature shutdown disables/turns off the FET when  $T_J > 155^{\circ}\text{C}$  (typical). The TPS25921L version latches off the internal FET, whereas TPS25921A commences an auto-retry cycle  $t_{\text{TSD}(dly)}$  milliseconds after  $T_J$  drops below [ $T_{(\text{TSD})}$  - 20°C]. During the thermal shutdown, the fault pin  $\overline{\text{FLT}}$  is pulled low to signal a fault condition.



#### 9.4 Device Functional Modes

#### 9.4.1 Shutdown Control

The internal FET and hence the load current can be remotely switched off by taking the ENUV pin below its 1.34 V threshold with an open collector or open drain device as shown in Figure 29. Upon releasing the ENUV pin the device turns on with soft-start cycle.



Figure 29. Shutdown Control

#### 9.4.2 Operational Overview of Device Functions

The device functionality for various conditions are shown in Table 1.

**Table 1. Operational Overview of Device Functions** 

| Device                 | TPS25921                                                                                  |  |  |  |  |  |
|------------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|
|                        | Inrush ramp controlled by capacitor at SS pin                                             |  |  |  |  |  |
| Start Up               | Inrush limited to I <sub>LIMIT</sub> level as set by R <sub>(ILIM)</sub>                  |  |  |  |  |  |
|                        | If $T_J > T_{(TSD)}$ device shuts off                                                     |  |  |  |  |  |
|                        | Current is limited to I <sub>(LIM)</sub> level as set by R <sub>(ILIM)</sub>              |  |  |  |  |  |
|                        | Power dissipation increases as V <sub>(IN)</sub> - V <sub>(OUT)</sub> grows               |  |  |  |  |  |
| Overcurrent Response   | Device turns off when $T_J > T_{(TSD)}$                                                   |  |  |  |  |  |
|                        | 'L' Version remains off                                                                   |  |  |  |  |  |
|                        | 'A' Version will attempt restart $t_{TSD(dly)}$ ms after $T_J < [T_{(TSD)} -20^{\circ}C]$ |  |  |  |  |  |
| Short-Circuit Response | Fast shut off when I <sub>(LOAD)</sub> > I <sub>(FASTRIP)</sub>                           |  |  |  |  |  |
| Short-Circuit Response | Quick restart and current limited to I <sub>LIMIT</sub> , follows standard startup cycle  |  |  |  |  |  |

Downloaded From Oneyac.com



## 10 Applications and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The TPS25921x is a smart eFuse. It is typically used for Hot-Swap and Power rail protection applications. It operates from 4.5 V to 18 V with programmable current limit, overvoltage and undervoltage protection. The device aids in controlling the in-rush current and provides precise current limiting during overload conditions for systems such as White Goods, Set-Top-Box, DTVs, Gaming Consoles, SSDs/HDDs and Smart Meters. The device also provides robust protection for multiple faults on the sub-system rail.

Alternatively, the WEBENCH® software may be used to generate a complete design. The WEBENCH® software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. Additionally, a spreadsheet design tool *TPS25921 Design Calculator* is available on web folder.

### 10.2 Typical Application

#### 10.2.1 Precision Current Limiting and Protection for White Goods



(1) C<sub>IN</sub>: Optional and only for noise suppression.

Figure 30. Typical Application Schematics: eFuse for White Goods

Submit Documentation Feedback



### **Typical Application (continued)**

#### 10.2.1.1 Design Requirements

For this design example, use the parameters shown in Table 2.

**Table 2. Design Parameters** 

| DESIGN PARAMETER                                  | EXAMPLE VALUE |
|---------------------------------------------------|---------------|
| Input voltage range, V <sub>(IN)</sub>            | 12 V          |
| Undervoltage lockout set point, V <sub>(UV)</sub> | 8 V           |
| Overvoltage protection set point , $V_{(OV)}$     | 17 V          |
| Load at Start-Up , R <sub>L(SU)</sub>             | 24 Ω          |
| Current limit, I <sub>LIMIT</sub>                 | 1 A           |
| Load capacitance , C <sub>(OUT)</sub>             | 100 μF        |
| Maximum ambient temperatures , T <sub>A</sub>     | 85°C          |

#### 10.2.1.2 Detailed Design Procedure

The following design procedure can be used to select component values for the TPS25921A and TPS25921L.

#### 10.2.1.2.1 Step by Step Design Procedure

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Normal input operation voltage
- Maximum output capacitance
- · Maximum current Limit
- Load during start-up
- Maximum ambient temperature of operation

This design procedure below seeks to control the junction temperature of device under both static and transient conditions by proper selection of output ramp-up time and associated support components. The designer can adjust this procedure to fit the application and design criteria.

### 10.2.1.2.2 Programming the Current-Limit Threshold: R<sub>(ILIM)</sub> Selection

The R<sub>(ILIM)</sub> resistor at the ILIM pin sets the over load current limit, this can be set using Equation 5.

$$R_{\text{(ILIM)}} = \frac{1 + 0.018}{10.73 \times 10^{-3}} = 94.8 \text{ k}\Omega$$
(8)

Choose closest standard value: 95.3 kΩ, 1% standard value resistor.

#### 10.2.1.2.3 Undervoltage Lockout and Overvoltage Set Point

The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using the external voltage divider network of  $R_1$ ,  $R_2$  and  $R_3$  as connected between IN, ENUV, OVP and GND pins of the device. The values required for setting the undervoltage and overvoltage are calculated solving Equation 9 and Equation 10.

$$V_{(OVPR)} = \frac{R_3}{R_1 + R_2 + R_3} \times V_{(OV)}$$
(9)

$$V_{(ENR)} = \frac{R_2 + R_3}{R_1 + R_2 + R_3} \times V_{(UV)}$$
(10)

For minimizing the input current drawn from the power supply  $\{I_{(R123)} = V_{(IN)}/(R_1 + R_2 + R_3)\}$ , it is recommended to use higher values of resistance for  $R_1$ ,  $R_2$  and  $R_3$ .

However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current,  $I_{(R123)}$  must be chosen to be 20x greater than the leakage current expected.



From the device electrical specifications,  $V_{(OVPR)}=1.40~V$  and  $V_{(ENR)}=1.40~V$ . For design requirements,  $V_{(OV)}$  is 17 V and  $V_{(UV)}$  is 8 V. To solve the equation, first choose the value of  $R_3=47~k\Omega$  and use Equation 9 to solve for  $R_1+R_2=523.71~k\Omega$ . Use Equation 10 and value of  $R_1+R_2=52.88~k\Omega$  and finally  $R_1=470.83~k\Omega$ .

Using the closest standard 1% resistor values gives  $R_1 = 470 \text{ k}\Omega$ ,  $R_2 = 53 \text{ k}\Omega$ , and  $R_3 = 47 \text{ k}\Omega$ .

The power failure threshold is detected on the falling edge of supply. This threshold voltage is 4% lower than the rising threshold,  $V_{(UV)}$ . This is calculated using Equation 11.

$$V_{(PFAIL)} = 0.96 \times V_{(UV)} \tag{11}$$

Power fail threshold set is: 7.68 V

### 10.2.1.2.4 Setting Output Voltage Ramp time (t<sub>SS</sub>)

For a successful design, the junction temperature of device should be kept below the absolute-maximum rating during both dynamic (start-up) and steady state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and in-rush current limit required with system capacitance to avoid thermal shutdown during start-up with and without load.

The ramp-up capacitor  $C_{(SS)}$  needed is calculated considering the two possible cases:

### 10.2.1.2.4.1 Case1: Start-up Without Load: Only Output Capacitance C<sub>(OUT)</sub> Draws Current During Start-up

During start-up, as the output capacitor charges, the voltage difference across the internal FET decreases, and the power dissipated decreases as well. Typical ramp-up of output voltage  $V_{(OUT)}$  with inrush current limit of 0.5A and power dissipated in the device during start-up is shown in Figure 31. The average power dissipated in the device during start-up is equal to area of triangular plot (red curve in Figure 32) averaged over  $t_{SS}$ .



For TPS25921 device, the inrush current is determined as,

$$I = C \times \frac{dV}{dT} = > I_{(INRUSH)} = C_{(OUT)} \times \frac{V_{(IN)}}{t_{SS}}$$
(12)

Power dissipation during start-up is:

$$P_{D(INRUSH)} = 0.5 \times V_{(IN)} \times I_{(INRUSH)}$$
(13)

Equation 13 assumes that load does not draw any current until the output voltage has reached its final value.



#### 10.2.1.2.4.2 Case 2: Start-up With Load: Output Capacitance C(OUT) and Load Draws Current During Start-up

When load draws current during the turn-on sequence, there will be additional power dissipated. Considering a resistive load  $R_{L(SU)}$  during start-up, load current ramps up proportionally with increase in output voltage during  $t_{SS}$  time. Typical ramp-up of output voltage, load current and power dissipation in the device is shown in Figure 33 and power dissipation with respect to time is plotted in Figure 34. The additional power dissipation during start-up phase is calculated as follows.

$$(V_{I} - V_{O})(t) = V_{(IN)} \times \left(1 - \frac{t}{t_{SS}}\right)$$
(14)

$$I_{L}(t) = \left(\frac{V_{(IN)}}{R_{L(SU)}}\right) \times \frac{t}{t_{SS}}$$
(15)

Where  $R_{L(SU)}$  is the load resistance present during start-up. Average energy loss in the internal FET during charging time due to resistive load is given by:

$$W_{t} = \int_{0}^{tss} V_{(IN)} x \left(1 - \frac{t}{t_{SS}}\right) x \left(\frac{V_{(IN)}}{R_{L(SU)}} x \frac{t}{t_{SS}}\right) dt$$
(16)



On solving Equation 16 the average power loss in the internal FET due to load is:

$$P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \frac{V^2(IN)}{R_{L(SU)}}$$
(17)

Total power dissipated in the device during startup is:

$$P_{D(STARTUP)} = P_{D(INRUSH)} + P_{D(LOAD)}$$
 (18)

Total current during startup is given by:

$$I_{(STARTUP)} = I_{(INRUSH)} + I_{L}(t)$$
(19)

If I<sub>(STARTUP)</sub> > I<sub>LIMIT</sub>, the device limits the current to I<sub>LIMIT</sub> and the current limited charging time is determined by:

$$t_{SS(current-limited)} = C_{(OUT)} \times R_{L(SU)} \times \left[ \frac{I_{(LIMIT)}}{I_{(INRUSH)}} - 1 + LN \left[ \frac{I_{(INRUSH)}}{I_{(LIMIT)} - \frac{V_{(IN)}}{R_{L(SU)}}} \right] \right]$$
(20)

The power dissipation, with and without load, for selected start-up time should not exceed the shutdown limits as shown in Figure 35.



Figure 35. Thermal Shutdown Limit Plot

For the design example under discussion,

Select ramp-up capacitor  $C_{(SS)} = 1nF$ , using Equation 2.

$$t_{SS} = 20.6 \times 10^4 \times 12 \times (1 \times 10^{-9} + 70 \times 10^{-12}) = 2.64 \text{ ms}$$
 (21)

The inrush current drawn by the load capacitance  $(C_{(OUT)})$  during ramp-up using Equation 3.

$$I_{(INRUSH)} = \left(100 \times 10^{-6}\right) \times \left(\frac{12}{2.64 \times 10^{-3}}\right) = 0.454 \text{ A}$$
(22)

The inrush Power dissipation is calculated, using Equation 13.

$$P_{D(INRUSH)} = 0.5 \times 12 \times 0.454 = 2.72 \text{ W}$$
 (23)

For 2.72 W of power loss, the thermal shut down time of the device should not be less than the ramp-up time  $t_{SS}$  to avoid the false trip at maximum operating temperature. From thermal shutdown limit graph Figure 35 at  $T_A = 85^{\circ}\text{C}$ , for 2.72 W of power the shutdown time is ~170 ms. So it is safe to use 2.64 ms as start-up time without any load on output.

Considering the start-up with load 24  $\Omega$ , the additional power dissipation, when load is present during start up is calculated, using Equation 17.

$$P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \left(\frac{12 \times 12}{24}\right) = 1 \text{ W}$$
 (24)

The total device power dissipation during start up is:

$$P_{D(STARTUP)} = 2.72 + 1 = 3.72 \text{ W}$$
 (25)

From thermal shutdown limit graph at  $T_A = 85^{\circ}$ C, the thermal shutdown time for 3.72 W is close to 60 ms. It is safe to have 30% margin to allow for variation of system parameters such as load, component tolerance, and input voltage. So it is well within acceptable limits to use the 1 nF capacitor with start-up load of 24  $\Omega$ .

If there is a need to decrease the power loss during start-up, it can be done with increase of  $C_{(SS)}$  capacitor.

To illustrate, choose  $C_{(SS)} = 4.7 \text{ nF}$  as an option and recalculate:

$$t_{SS} = 20.6 \times 10^4 \times 12 \times \left(4.7 \times 10^{-9} + 70 \times 10^{-12}\right) = 11.8 \text{ ms}$$
 (26)

$$I_{(INRUSH)} = (100 \times 10^{-6}) \times \left(\frac{12}{11.8 \times 10^{-3}}\right) = 0.102 \text{ A}$$
(27)

$$P_{D(INRUSH)} = 0.5 \times 12 \times 0.102 = 0.61 \text{ W}$$
 (28)

$$P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \left(\frac{12 \times 12}{24}\right) = 1 \text{ W}$$
 (29)

$$P_{D(STARTUP)} = 0.61 + 1 = 1.61 \text{ W}$$
 (30)



From thermal shutdown limit graph at  $T_A = 85^{\circ}C$ , the shutdown time for 1.61 W power dissipation is ~1000 ms, which increases the margins further for shutdown time and ensures successful operation during start up and steady state conditions.

The spreadsheet tool available on the web can be used for iterative calculations.

#### 10.2.1.2.5 Support Component Selections - R₄ and C<sub>IN</sub>

Reference to application schematics,  $R_4$  is required only if  $\overline{FLT}$  is used; The resistor serves as pull-up for the open-drain output driver. The current sunk by this pin should not exceed 100 mA (refer to the *Absolute Maximum Ratings* table).  $C_{IN}$  is a bypass capacitor to help control transient voltages, unit emissions, and local supply noise. Where acceptable, a value in the range of 0.001  $\mu$ F to 0.1  $\mu$ F is recommended for  $C_{(IN)}$ .

#### 10.2.1.3 Application Curves











### 10.3 System Examples

The TPS25921 provides a simple solution for current limiting, inrush current control and supervision of power rails for wide range of applications operating at 4.5 V to 18 V and delivering up to 1.5 A.

### 10.3.1 Protection and Current Limiting for Primary-Side Regulated Power Supplies

Primary side regulated power supplies and adapters are dominant today in many of the applications such as Smart-phones, Portable hand-held devices, White Goods, Set-Top-Box and Gaming consoles. These supplies provide efficient, low cost and low component count solutions for power needs ranging from 5W to 30W. But, these come with drawbacks of

- No secondary side protection for immediate termination of critical faults such as short circuit and over voltage
- Do not provide precise current limiting for overload transients
- Have poor output voltage regulation for sudden change in AC input voltages triggering output overvoltage condition

Many of the above applications require precise output current limiting and secondary side protection, driving the need for current sensing in the secondary side. This needs additional circuit implementation using precision operational amplifiers. This increases the complexity of the solution and also results in sensing losses The TPS25921 with its integrated low-ohmic N-channel FET provides a simple and efficient solution. Figure 47 shows the typical implementation using TPS25921.



### System Examples (continued)



Figure 47. Current Limiting and Protection for AC-DC Power Supplies

During short circuit conditions, the internal fast comparator of TPS25921 turns OFF the internal FET in less than 3  $\mu$ s (typical) as soon as current exceeds I<sub>(FASTRIP</sub>), set by the current limit R<sub>(ILIM)</sub> resistor. The OVP comparator with 3% precision helps in quick isolation of the load from the input when inputs exceeds the set V<sub>(OVPR)</sub>

Figure 42 and Figure 38 shows short circuit and overvoltage response waveforms of implementation using TPS25921. In addition to above, the TPS25921 provides inrush current limit when output is hot-plugged into any of the system loads.

#### 10.3.2 Precision Current Limiting in Intrinsic Safety Applications

Intrinsic safety (IS) is becoming prominent need for safe operation of electrical and electronic equipment in hazardous areas. Intrinsic safety requires that equipment is designed such that the total amount of energy available in the apparatus is simply not enough to ignite an explosive atmosphere. The energy can be electrical, in the form of a spark, or thermal, in the form of a hot surface.

This calls for precise current limiting and precision shutdown of the circuit for over voltage conditions ensuring that set voltage and current limits are not exceeded for wide operating temperature range and variable environmental conditions. Applications such as Gas Analyzers, Medical equipment (such as electrocardiographs), Portal Industrial Equipment, Cabled Power distribution systems and hand-held motor operated tools need to meet these critical safety standards.

The TPS25921 device can be used as simple protection solution for each of the internal rails. Figure 48 shows the typical implementation using TPS25921.



#### System Examples (continued)



Figure 48. Precision current Limit and Protection of Internal Rails

#### 10.3.3 Smart Load Switch

A smart load switch is a series FET used for switching of the load (resistive or inductive). It also provides protection during fault conditions. Typical discrete implementation is shown in Figure 49. Discrete solutions have higher component count and require complex circuitry to implement each of the protection fault needs.

TPS25921 can be used as a smart power switch for applications ranging from 4.5 V to 18 V. TPS25921 provides programmable soft start, programmable current limits, over-temperature protection, a fault flag, and undervoltage lockout.



Figure 49. Smart Load Switch Implementation

Figure 49 shows typical implementation and usage as load switch. This configuration can be used for driving a solenoid and FAN control. It is recommended to use a freewheeling diode across the load when load is highly inductive.



### **System Examples (continued)**

Figure 50 shows load switching waveforms using TPS25921 for 12 V Bus



Figure 50. Smart Load Switch (100 Hz Operation)

### 11 Power Supply Recommendations

The device is designed for supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  18 V. If the input supply is located more than a few inches from the device an input ceramic bypass capacitor higher than 0.1  $\mu$ F is recommended. Power supply should be rated higher than the current limit set to avoid voltage droops during over current and short-circuit conditions.

#### 11.1 Transient Protection

In case of short circuit and over load current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on value of inductance in series to the input or output of the device. Such transients can exceed the *Absolute Maximum Ratings* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include

- · Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Schottky diode across the output to absorb negative spikes
- A low value ceramic capacitor ( $C_{(IN)} = 0.001 \, \mu\text{F}$  to 0.1  $\mu\text{F}$ ) to absorb the energy and dampen the transients. The approximate value of input capacitance can be estimated with Equation 31.

$$V_{SPIKE(Absolute)} = V_{(IN)} + I_{(LOAD)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}$$
(31)

#### Where:

- V<sub>(IN)</sub> is the nominal supply voltage
- I<sub>(LOAD)</sub> is the load current,
- L<sub>(IN)</sub> equals the effective inductance seen looking into the source
- C<sub>(IN)</sub> is the capacitance present at the input

Some applications may require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *Absolute Maximum Ratings* of the device.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in Figure 51.

Submit Documentation Feedback



#### **Transient Protection (continued)**



(1) Optional components needed for suppression of transients

Figure 51. Circuit Implementation With Optional Protection Components

#### 11.2 Output Short-Circuit Measurements

It is difficult to obtain repeatable and similar short-circuit testing results. Source bypassing, input leads, circuit layout and component selection, output shorting method, relative location of the short, and instrumentation all contribute to variation in results. The actual short itself exhibits a certain degree of randomness as it microscopically bounces and arcs. Care in configuration and methods must be used to obtain realistic results. Do not expect to see waveforms exactly like those in the data sheet; every setup differs.



### 12 Layout

#### 12.1 Layout Guidelines

- For all applications, a 0.01-uF or greater ceramic decoupling capacitor is recommended between IN terminal and GND. For hot-plug applications, where input power path inductance is negligible, this capacitor can be eliminated/minimized.
- The optimum placement of decoupling capacitor is closest to the IN and GND terminals of the device. Care
  must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the
  GND terminal of the IC. See Figure 52 for a PCB layout example.
- High current carrying power path connections should be as short as possible and should be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC. The PCB ground should be
  a copper plane or island on the board.
- Locate all TPS25921x support components: R<sub>(ILIM)</sub>, C<sub>SS</sub>, and resistors for FLT, ENUV and OVP, close to their connection pin. Connect the other end of the component to the GND pin of the device with shortest trace length.
- The trace routing for the R<sub>ILIM</sub> and C<sub>SS</sub> components to the device should be as short as possible to reduce parasitic effects on the current limit and soft start timing. These traces should not have any coupling to switching signals on the board.
- OVP and ENUV signal traces should be routed with sufficient spacing from FLT signal trace, to avoid spurious coupling of FLT switching, during fault conditions.
- Protection devices such as TVS, snubbers, capacitors, or diodes should be placed physically close to the
  device they are intended to protect, and routed with short traces to reduce inductance. For example, a
  protection Schottky diode is recommended to address negative transients due to switching of inductive loads,
  and it should be physically close to the OUT pins.
- Obtaining acceptable performance with alternate layout schemes is possible; however this layout has been shown to produce good results and is intended as a guideline.

#### 12.2 Layout Example

Top layer

Bottom Layer: GND plane (Optional)

O Via to top layer ground plane (only for two layer board)



(1) Optional: Needed only to suppress the transients caused by inductive load switching.

Figure 52. Board Layout

Submit Documentation Feedback



## 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| TPS25921A | Click here     | Click here   | Click here          | Click here          | Click here          |
| TPS25921L | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Downloaded From Oneyac.com

### PACKAGE OPTION ADDENDUM



10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS25921AD       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 25921A                  | Samples |
| TPS25921ADR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 25921A                  | Samples |
| TPS25921LD       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 25921L                  | Samples |
| TPS25921LDR      | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 25921L                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

### **PACKAGE OPTION ADDENDUM**



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| ĺ | Device      | Dackage | Package | Dine | SPQ  | Reel     | Reel | A0   | В0   | K0   | P1   | W    | Pin1     |
|---|-------------|---------|---------|------|------|----------|------|------|------|------|------|------|----------|
|   | Device      | Type    | Drawing |      | 55   | Diameter |      | (mm) | (mm) | (mm) | (mm) |      | Quadrant |
|   | TPS25921ADR | SOIC    | D       | 8    | 2500 | 330.0    | 12.4 | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
|   | TPS25921LDR | SOIC    | D       | 8    | 2500 | 330.0    | 12.4 | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25921ADR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TPS25921LDR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS25921AD | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TPS25921LD | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)