

# LMH0046 HD/SD SDI Reclocker With Dual Differential Outputs

Check for Samples: LMH0046

## **FEATURES**

- Supports SMPTE 292M and SMPTE 259M (A & C) Serial Digital Video Standards
- Supports 143 Mbps, 270 Mbps, 1.483 Gbps, and 1.485 Gbps Serial Data Rate Operation
- Supports DVB-ASI at 270 Mbps •
- Single 3.3V Supply Operation
- 330 mW Typical Power Consumption .
- Two Differential, Reclocked Outputs
- Choice of Second Reclocked Output or Low-Jitter, Differential, Data-Rate Clock Output
- Single 27 MHz External Crystal or Reference **Clock Input**
- Manual Rate Select Input
- SD/HD Operating Rate Indicator Output
- Lock Detect Indicator Output
- **Output Mute Function for Data and Clock**
- Auto/Manual Reclocker Bypass
- **Differential LVPECL Compatible Serial Data** Inputs and Outputs
- LVCMOS Control Inputs and Indicator Outputs
- 20-Pin HTSSOP Package
- Industrial Temperature Range: -40°C to +85°C

## APPLICATIONS

- SDTV/HDTV Serial Digital Video Interfaces For:
  - Digital Video Routers and Switchers
  - Digital Video Processing and Editing Equipment
  - DVB-ASI Equipment
  - Video Standards and Format Converters

## DESCRIPTION

The LMH0046 HD/SD SDI Reclocker retimes serial digital video data conforming to the SMPTE 292M and SMPTE 259M (A & C) standards. The LMH0046 operates at serial data rates of 143 Mbps, 270 Mbps, 1.483 Gbps and 1.485 Gbps. The LMH0046 supports DVB-ASI operation at 270 Mbps.

The LMH0046 automatically detects the incoming data rate and adjusts itself to retime the incoming data to suppress accumulated jitter. The LMH0046 recovers the serial data-rate clock and optionally provides it as an output. The LMH0046 has two differential serial data outputs; the second output may be selected as a low-jitter, data-rate clock output. Controls and indicators are: serial clock or second serial data output select, manual rate select input, SD/HD rate indicator output, lock detect output, auto/manual data bypass and output mute. The serial data inputs, outputs, and serial data-rate clock outputs are differential LVPECL compatible. The CML serial data and serial data-rate clock outputs are suitable for driving  $100\Omega$  differentially terminated networks. The control logic inputs and outputs are LVCMOS compatible.

The LMH0046 is powered from a single 3.3V supply. Power dissipation is typically 330 mW. The device is housed in a 20-pin HTSSOP package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

SNLS222F - APRIL 2006-REVISED APRIL 2013

## **Typical Application**



Figure 1. 1.485 Gbps Signal Before Reclocking (0.75 UI Jitter)

Figure 2. 1.485 Gbps Signal After Reclocking (0.05 UI Jitter)



SNLS222F-APRIL 2006-REVISED APRIL 2013

#### **Block Diagram**



The exposed die attach pad is the negative electrical terminal for this device. It must be connected to the negative power supply voltage.

Figure 3. 20-Pin HTSSOP See PWP0020A Package SNLS222F - APRIL 2006-REVISED APRIL 2013



www.ti.com

#### Table 1. PIN DESCRIPTIONS

| Pin | Name               | Description                                                                           |
|-----|--------------------|---------------------------------------------------------------------------------------|
| 1   | LF1                | Loop Filter                                                                           |
| 2   | LF2                | Loop Filter                                                                           |
| 3   | RATE 0             | Data Rate Select Input                                                                |
| 4   | RATE 1             | Data Rate Select Input                                                                |
| 5   | SDI                | Data Input True                                                                       |
| 6   | SDI                | Data Input Complement                                                                 |
| 7   | V <sub>CC</sub>    | Positive power supply input                                                           |
| 8   | BYPASS/AUTO BYPASS | Bypass/Auto Bypass mode select                                                        |
| 9   | OUTPUT MUTE        | Data and Clock Output Mute Input (active low)                                         |
| 10  | XTAL IN/EXT CLK    | Crystal or External Oscillator Input                                                  |
| 11  | XTAL OUT           | Crystal Oscillator Output                                                             |
| 12  | LOCK DETECT        | PLL Lock Detect Output (active high)                                                  |
| 13  | SCO/SDO2           | Serial Clock or Serial Data Output 2 Complement                                       |
| 14  | SCO/SDO2           | Serial Clock or Serial Data Output 2 True                                             |
| 15  | V <sub>CCO</sub>   | Positive power supply input (Output Driver)                                           |
| 16  | SDO                | Data Output Complement                                                                |
| 17  | SDO                | Data Output True                                                                      |
| 18  | V <sub>CCO</sub>   | Positive power supply input (Output Driver)                                           |
| 19  | SD/HD              | Data Rate Range Output                                                                |
| 20  | SCO_EN             | Serial Clock or Serial Data 2 Output select (active high enables serial clock output) |
| DAP | V <sub>EE</sub>    | Connect exposed DAP to negative power supply (ground)                                 |



SNLS222F – APRIL 2006 – REVISED APRIL 2013



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage (V <sub>CC</sub> –V <sub>EE</sub> )  |                                                     | 4.0V            |
|-----------------------------------------------------|-----------------------------------------------------|-----------------|
| Logic Supply Voltage (Vi)                           | V <sub>EE</sub> -0.15V to<br>V <sub>CC</sub> +0.15V |                 |
| Logic Input Current (single input):                 | Vi = V <sub>EE</sub> -0.15V                         | -5 mA           |
|                                                     | $Vi = V_{CC} + 0.15V$                               | +5 mA           |
| Logic Output Voltage (Vo)                           | V <sub>EE</sub> -0.15V to<br>V <sub>CC</sub> +0.15V |                 |
| Logic Output Source/Sink Current                    |                                                     | ±8 mA           |
| Serial Data Input Voltage (V <sub>SDI</sub> )       | V <sub>CC</sub> to V <sub>CC</sub> -2.0V            |                 |
| Serial Data Output Sink Current (I <sub>SDO</sub> ) | 24 mA                                               |                 |
| Package Thermal Resistance, HTSSOP                  | θ <sub>JA</sub>                                     | 26.6°C/W        |
|                                                     | θ <sub>JC</sub>                                     | 2.4°C/W         |
| Storage Temp. Range                                 |                                                     | −65°C to +150°C |
| Junction Temperature                                |                                                     | +150°C          |
| Lead Temperature (Soldering 4 Sec)                  | +260°C (Pb-free)                                    |                 |
| ESD Rating (HBM)                                    | 7 kV                                                |                 |
| ESD Rating (MM)                                     | 350V                                                |                 |
| ESD Rating (CDM)                                    | 1250V                                               |                 |

(1) "Absolute Maximum Ratings" are those parameter values beyond which the life and operation of the device cannot be ensured. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of "Electrical Characteristics" specifies acceptable device operating conditions.

(2) It is anticipated that this device will not be offered in a military qualified version. If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> -V <sub>EE</sub> ) | 3.3V ±5%             |
|----------------------------------------------------|----------------------|
| Logic Input Voltage                                | $V_{EE}$ to $V_{CC}$ |
| Differential Serial Input Voltage                  | 800 mV ±10%          |
| Serial Data or Clock Output Sink                   |                      |
| Current (I <sub>SO</sub> )                         | 16 mA max.           |
| Operating Free Air Temperature (T <sub>A</sub> )   | -40°C to +85°C       |

SNLS222F - APRIL 2006-REVISED APRIL 2013

www.ti.com

### **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (1)(2)

| Symbol            | Parameter                                   | Conditions                        | Reference     | Min                  | Тур                                    | Max                   | Units             |
|-------------------|---------------------------------------------|-----------------------------------|---------------|----------------------|----------------------------------------|-----------------------|-------------------|
| V <sub>IH</sub>   | Input Voltage High Level                    |                                   | Logic inputs  | 2                    |                                        | V <sub>CC</sub>       | V                 |
| V <sub>IL</sub>   | Input Voltage Low Level                     |                                   |               | V <sub>EE</sub>      |                                        | 0.8                   | V                 |
| I <sub>IH</sub>   | Input Current High Level                    | $V_{IH} = V_{CC}$                 |               |                      | 1                                      | 65                    | μA                |
| I <sub>IL</sub>   | Input Current Low Level                     | $V_{IL} = V_{EE}$                 |               |                      | -1                                     | -25                   | μA                |
| V <sub>OH</sub>   | Output Voltage High Level                   | I <sub>OH</sub> = −2 mA           | Logic outputs | 2                    |                                        |                       | V                 |
| V <sub>OL</sub>   | Output Voltage Low Level                    | I <sub>OL</sub> = +2 mA           |               |                      |                                        | V <sub>EE</sub> + 0.6 | V                 |
| V <sub>SDID</sub> | Serial Input Voltage,<br>Differential       |                                   | SDI           | 200                  |                                        | 1600                  | mV <sub>P-P</sub> |
| V <sub>CMI</sub>  | Input Common Mode<br>Voltage                |                                   |               | V <sub>CC</sub> -1.6 |                                        | V <sub>CC</sub> -0.2  | V                 |
| $V_{SDOD}$        | Serial Output Voltage,<br>Differential      | $100\Omega$ differential load     | SDO, SCO      | 720                  | 800                                    | 880                   | mV <sub>P-P</sub> |
| V <sub>CMO</sub>  | Output Common Mode<br>Voltage               | $100\Omega$ differential load     |               |                      | V <sub>CC</sub> -<br>V <sub>SDOD</sub> |                       | V                 |
| I <sub>CC</sub>   | Power Supply Current,<br>3.3V supply, Total | 1485 Mbps, NTSC color bar pattern |               |                      | 100                                    |                       | mA                |

Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are referenced to (1) V<sub>EE</sub> (equal to zero volts).

(2) Typical values are stated for:  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ .

## **AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified.<sup>(1)</sup>

| Symbol             | ol Parameter Conditions          |                                         | Reference | Min  | Тур           | Max  | Units             |
|--------------------|----------------------------------|-----------------------------------------|-----------|------|---------------|------|-------------------|
| BR <sub>SD</sub>   | Serial Data Rate                 | SMPTE 259M, A                           | SDI, SDO  |      | 143           |      | Mbps              |
| BR <sub>SD</sub>   | Serial Data Rate                 | SMPTE 259M, C                           |           |      | 270           |      | Mbps              |
| $BR_{SD}$          | Serial Data Rate                 | SMPTE 292M                              |           |      | 1483,<br>1485 |      | Mbps              |
| TOL <sub>JIT</sub> | Serial Input Jitter<br>Tolerance | 143 or 270 Mbps <sup>(2)(3)(4)</sup>    | SDI       |      | >6            |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub> | Serial Input Jitter<br>Tolerance | 143 or 270 Mbps <sup>(2)(5)(6)</sup>    |           | >0.6 |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub> | Serial Input Jitter<br>Tolerance | 1483 or 1485 Mbps <sup>(2)(5) (3)</sup> |           | >6   |               |      | UI <sub>P-P</sub> |
| TOL <sub>JIT</sub> | Serial Input Jitter<br>Tolerance | 1483 or 1485 Mbps <sup>(2)(5)(6)</sup>  |           | >0.6 |               |      | UI <sub>P-P</sub> |
| t <sub>JIT</sub>   | Serial Data Output Jitter        | 143 Mbps <sup>(5)(7)</sup>              | SDO       |      | 0.02          | 0.08 | UI <sub>P-P</sub> |
| t <sub>JIT</sub>   | Serial Data Output Jitter        | 270 Mbps <sup>(5)(7)</sup>              |           |      | 0.02          | 0.08 | UI <sub>P-P</sub> |
| t <sub>JIT</sub>   | Serial Data Output Jitter        | 1483 or 1485 Mbps <sup>(5)(7)</sup>     |           |      | 0.05          | 0.1  | UI <sub>P-P</sub> |
| $BW_{LOOP}$        | Loop Bandwidth                   | 270 Mbps,<br><0.1dB Peaking             |           |      | 300           |      | kHz               |
|                    |                                  | 1485 Mbps,<br><0.1dB Peaking            |           |      | 2.0           |      | MHz               |

(1)

Typical values are stated for:  $V_{CC} = +3.3V$ ,  $T_A = +25^{\circ}C$ . Peak-to-peak amplitude with sinusoidal modulation per SMPTE RP 184-1996 paragraph 4.1. The test data signal shall be color bars. Refer to "A1" in Figure 1 of SMPTE RP 184-1996. Characterized to the limitations of SDI test equipment. (2)

(3)

(4)

(5) This parameter is ensured by characterization over voltage and temperature limits.

Refer to "A2" in Figure 1 of SMPTE RP 184-1996. (6)

Serial Data Output Jitter is total output jitter with 0.2 UIP-P input jitter. (7)



#### SNLS222F-APRIL 2006-REVISED APRIL 2013

# **AC Electrical Characteristics (continued)**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified.<sup>(1)</sup>

| Symbol                          | Parameter                                                         | Conditions                        | Reference     | Min | Тур  | Max  | Units             |  |
|---------------------------------|-------------------------------------------------------------------|-----------------------------------|---------------|-----|------|------|-------------------|--|
| F <sub>CO</sub>                 | Serial Clock Output<br>Frequency                                  | 143 Mbps data rate                | SCO           |     | 143  |      | MHz               |  |
| $F_{CO}$                        | Serial Clock Output<br>Frequency                                  | 270 Mbps data rate                |               |     | 270  |      | MHz               |  |
| $F_{CO}$                        | Serial Clock Output<br>Frequency                                  | 1483 Mbps data rate               |               |     | 1483 |      | MHz               |  |
| $F_{CO}$                        | Serial Clock Output<br>Frequency                                  | 1485 Mbps data rate               |               |     | 1485 |      | MHz               |  |
| t <sub>JIT</sub>                | Serial Clock Output Jitter                                        |                                   |               |     | 2    | 3    | ps <sub>RMS</sub> |  |
|                                 | Serial Clock Output<br>Alignment with respect to<br>Data Interval |                                   | SDO, SCO      | 40  |      | 60   | %                 |  |
|                                 | Serial Clock Output Duty<br>Cycle                                 |                                   | SCO           | 45  |      | 55   | %                 |  |
| T <sub>ACQ</sub>                | ACQ Acquisition Time Auto-Rate Detect Mode <sup>(8)(9)</sup>      |                                   |               |     | 10   | 16   | ms                |  |
|                                 |                                                                   | Fixed Rate Mode <sup>(8)(9)</sup> |               |     | 1    | 6    | ms                |  |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                              | 10%–90%                           | Logic inputs  |     | 1.5  | 3    | ns                |  |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                              | 20%-80%, 143 or 270 Mbps          | SDI           |     |      | 1500 | ps                |  |
| t <sub>r</sub> , t <sub>f</sub> | Input rise/fall time                                              | 20%–80%, 1483 or 1485<br>Mbps     |               |     |      | 270  | ps                |  |
| t <sub>r</sub> , t <sub>f</sub> | , t <sub>f</sub> Output rise/fall time 10%–90%                    |                                   | Logic outputs |     | 1.5  | 3    | ns                |  |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time                                             | 20%-80% <sup>(10)</sup>           | SDO, SCO      |     | 90   | 130  | ps                |  |
| $F_{REF}$                       | Reference Clock<br>Frequency                                      |                                   |               |     | 27   |      | MHz               |  |
| F <sub>TOL</sub>                | Reference Clock<br>Frequency Tolerance                            |                                   |               |     | ±50  |      | ppm               |  |

(8) Spec is ensured by design. (9) Measured from first SDI transition until Lock Detect (LD) output goes high (true). (10)  $R_L = 100\Omega$  differential.

SNLS222F - APRIL 2006 - REVISED APRIL 2013



www.ti.com

### **DEVICE DESCRIPTION**

The LMH0046 HD/SD SDI Reclocker is used in many types of digital video signal processing equipment. Supported serial digital video standards are SMPTE 259M (A & C) and SMPTE 292M. Corresponding serial data rates are 143 Mbps, 270 Mbps, 1.483 Gbps and 1.485 Gbps. DVB-ASI data at 270 Mbps may also be retimed. The LMH0046 retimes the serial data stream to suppress accumulated jitter. It provides two low-jitter, differential, serial data outputs. The second output may be selected to output either serial data or a low-jitter serial data-rate clock. Controls and indicators are: serial data-rate clock or second serial data output select, manual rate select input, SD/HD rate output, lock detect output, auto/manual data bypass and output mute.

Serial data inputs are CML and LVPECL compatible. Serial data and data-rate clock outputs are differential CML and produce LVPECL compatible levels. The output buffer design can drive AC or DC-coupled, terminated 100 $\Omega$  differential loads. The differential output level is 800 mV<sub>P-P</sub> ±10% into 100 $\Omega$  AC or DC-coupled differential loads. Logic inputs and outputs are LVCMOS compatible.

The device package is a 20-pin HTSSOP with an exposed die attach pad. The exposed die attach pad is electrically connected to device ground ( $V_{EE}$ ) and is the negative electrical terminal for the device. This terminal must be connected to the negative power supply or circuit ground.

#### Serial Data Inputs, Serial Data and Clock Outputs

#### SERIAL DATA INPUT AND OUTPUTS

The differential serial data input, SDI, accepts serial digital video data at the rates specified in Table 2. The serial data input is differential LVPECL compatible. The input is intended to be DC interfaced to devices such as the LMH0034 adaptive cable equalizer. The input is not internally terminated or biased. The input may be AC-coupled if a suitable input bias voltage is provided. Figure 4 shows the equivalent input circuit for SDI and SDI.

The LMH0046 has two, retimed, differential, serial data outputs, SDO and SCO/SDO2. These outputs provide low jitter, differential, retimed data to devices such as the LMH0002 cable driver or the LMH0031 deserializer. Output SCO/SDO2 is multiplexed and can provide either a second serial data output or a serial data-rate clock output. Figure 5 shows the equivalent output circuit for SDO, SDI, SCO/SDO2, and SCO/SDO2.

The SCO\_EN input controls the operating mode for the SCO/SDO2 output. When the SCO\_EN input is high the SCO/SDO2 output provides a serial data-rate clock. When SCO\_EN is low, the SCO/SDO2 output provides retimed serial data.

Both differential serial data outputs, SDO and SCO/SDO2, are muted when the  $\overline{\text{MUTE}}$  input is a logic low level. SCO/SDO2 also mutes when the Bypass mode is activated when this output is operating as the serial clock output. When muted, SDO and SDO (or SDO2 and SDO2) will assume opposite differential output levels. The CML serial data outputs are differential LVPECL compatible. These outputs have internal 50 $\Omega$  pull-ups and are suitable for driving AC or DC-coupled, 100 $\Omega$  center-tapped, AC grounded or 100 $\Omega$  un-center-tapped, differentially terminated networks.





Figure 4. Equivalent SDI Input Circuit (SDI, SDI)



Figure 5. Equivalent SDO Output Circuit (SDO, SDO, SCO/SDO2, SCO/SDO2)

#### **OPERATING SERIAL DATA RATES**

This device operates at serial data rates of 143 Mbps, 270 Mbps, 1483 Mbps and 1485 Mbps. The device does not lock to harmonics of these rates. The device does not lock and automatically enters the reclocker bypass mode for the following data rates: 177 Mbps, 360 Mbps, and 540 Mbps.

## SERIAL DATA CLOCK/SERIAL DATA 2 OUTPUT

The Serial Data Clock/Serial Data 2 Output is controlled by the SCO\_EN input and provides either a second retimed serial data output or a low jitter differential clock output appropriate to the serial data rate being processed. When operating as a serial clock output, the rising edge of the clock will be positioned within the corresponding serial data bit interval within 10% of the center of the data interval.

Differential output SCO/SDO2 functions as the second serial data output when the SCO\_EN input is a logic-low level. This output functions as the serial data-rate clock output when the SCO\_EN input is a logic-high level. The SCO\_EN input has an internal pull-down <u>device</u> and the default state of SCO\_EN is low (serial data output 2 enabled). SCO/SDO2 is muted when the MUTE input is a logic low level. When the Bypass mode is activated and this output is functioning as a serial clock output, the output will also be muted.

Copyright © 2006–2013, Texas Instruments Incorporated



### **Control Inputs and Indicator Outputs**

### SERIAL DATA RATE SELECTOR

The Serial Data Rate Selector (RATE [1:0]) permits the user to fix the operating serial data rate. The pins have internal pull-downs which maintain a logic-low input condition unless externally driven to a logic-high condition. This input also serves to place the device in a test mode. The codes shown in Table 2 select the desired operating serial data rate. The LMH0046 then enters either the Auto-Rate Detect mode or a single operating rate. Selecting the 270 Mbps rate mode may also be used when reclocking DVB-ASI data. DVB-ASI data is MPEG2 coded data that is transmitted in 8B10B coding. The device will reclock this data without harmonic locking. Auto-Rate Detect mode may be used for any supported data rate, including DVB-ASI.

| Rate [1:0]<br>Code | Data Rate<br>or Mode  | Comments                                           |
|--------------------|-----------------------|----------------------------------------------------|
| 00                 | Auto-Rate Detect mode | 143 Mbps rate operation supported only in ARD mode |
| 01                 | 270 Mbps              | May be used to support DVB-ASI operation           |
| 10                 | 1483/1485 Mbps        |                                                    |

#### Table 2. Data Rate Select Input Codes

### LOCK DETECT

The Lock Detect (<u>LD</u>) output, when high, indicates that data is being received and the PLL is locked. LD may be connected to the MUTE input to mute the data and clock outputs when no data signal is being received. See Table 3.

#### MUTE

The MUTE input, when low, mutes the serial data and clock outputs. It may be connected to Lock Detect or externally driven to mute or un-mute the outputs. If MUTE is connected to LD, then the data and clock outputs are muted when the PLL is not locked. This function overrides the Bypass function: see Table 3. MUTE has an internal pull-up device to enable the output by default.

#### **BYPASS/AUTO BYPASS**

The Bypass/Auto Bypass input, when high, forces the device to output the data without reclocking it. When this input is low, the device automatically bypasses the reclocking function when the device is in an unlocked condition or the detected data rate is a rate which the device does not support. See Table 3. BYPASS/AUTO BYPASS has an internal pull-down device.

| LOCK DETECT | OUTPUT MUTE | BYPASS/AUTO BYPASS | DEVICE STATUS                                             |
|-------------|-------------|--------------------|-----------------------------------------------------------|
| 0           | 1           | 0                  | PLL unlocked, reclocker bypassed                          |
| 1           | 1           | 0                  | PLL locked to supported data rate, reclocker not bypassed |
| Х           | 0           | Х                  | Outputs muted                                             |
| 0           | LOCK DETECT | Х                  | Outputs muted                                             |
| 1           | LOCK DETECT | 0                  | PLL locked to supported data rate, reclocker not bypassed |
| 1           | LOCK DETECT | 1                  | PLL locked to supported data rate, reclocker bypassed     |
| Х           | 1           | 1                  | Outputs not muted, reclocker bypassed                     |

#### Table 3. Control Functionality

#### SD/HD

The SD/HD output indicates whether the LMH0046 is processing SD or HD data rates. It may be used to control another device such as the LMH0002 cable driver. When this output is high it indicates that the data rate is 270 Mbps (or 143 Mbps). When low, the indicated data rate is 1483 or 1485 Mbps. The SD/HD output is a registered function and is only valid when the PLL is locked and the Lock Detect output is high. When the PLL is not locked (the Lock Detect output is low), the SD/HD output defaults to HD (low). The SD/HD output is undefined for a short time after lock detect assertion or de-assertion due to a data rate change on SDI. See Figure 6 for a timing diagram showing the relationship between SDI, Lock Detect, and SD/HD.



SNLS222F-APRIL 2006-REVISED APRIL 2013





 $T_{ACQ}$  = Acquisition Time, defined in the AC Electrical Characteristics Table  $T_1$  = Time from Lock Detect assertion or deassertion until SD/HD output is valid, typically 37 ns (one 27 MHz clock period)  $T_2$  = Time from SDI input change until Lock Detect de-assertion, 1 ms maximum. SD/HD output is not valid during this time.

#### Figure 6. SDI, Lock Detect, and SD/HD Timing

#### SCO\_EN

Input SCO\_EN enables the SCO/SDO2 differential output to function either as a serial data-rate clock or second serial data output. SCO/SDO2 functions as a serial data-rate clock when SCO\_EN is high. This pin has an internal pull-down device. The default state (low) enables the SCO/SDO2 output as a second serial data output.

#### **CRYSTAL OR EXTERNAL CLOCK REFERENCE**

The LMH0046 uses a 27 MHz crystal or external clock signal as a timing reference input. A 27 MHz parallel resonant crystal and load network may be connected to the XTAL IN/EXT CLK and XTAL OUT pins. Alternatively, a 27 MHz LVCMOS compatible clock signal may be input to XTAL IN/EXT CLK. Parameters for a suitable crystal are given in Table 4.

# LMH0046

TEXAS INSTRUMENTS

www.ti.com

#### SNLS222F - APRIL 2006-REVISED APRIL 2013

## Table 4. Crystal Parameters

| Parameter                   | Value                               |  |  |  |  |  |  |
|-----------------------------|-------------------------------------|--|--|--|--|--|--|
| Frequency                   | 27 MHz                              |  |  |  |  |  |  |
| Frequency Stability         | ±50 ppm @ recommended drive level   |  |  |  |  |  |  |
| Operating Mode              | Fundamental mode, Parallel Resonant |  |  |  |  |  |  |
| Load Capacitance            | 20 pF                               |  |  |  |  |  |  |
| Shunt Capacitance           | 7 pF                                |  |  |  |  |  |  |
| Series Resistance           | 40Ω max.                            |  |  |  |  |  |  |
| Recommended Drive Level     | 100 μW                              |  |  |  |  |  |  |
| Maximum Drive Level         | 500 μW                              |  |  |  |  |  |  |
| Operating Temperature Range | -10°C to +60°C                      |  |  |  |  |  |  |



SNLS222F-APRIL 2006-REVISED APRIL 2013

www.ti.com

#### **APPLICATION INFORMATION**

Figure 7 shows an application circuit for the LMH0046 along with the LMH0034 SMPTE 292M / 259M Adaptive Cable Equalizer and LMH0002 SMPTE 292M / 259M Cable Driver.



Figure 7. Application Circuit

SNLS222F - APRIL 2006-REVISED APRIL 2013

## **REVISION HISTORY**

| Ch | nanges from Revision E (April 2013) to Revision F  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | . 13 |



Copyright © 2006–2013, Texas Instruments Incorporated

Dago

www.ti.com



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMH0046MH/NOPB   | ACTIVE        | HTSSOP       | PWP                | 20   | 73             | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | L046                    | Samples |
| LMH0046MHX/NOPB  | ACTIVE        | HTSSOP       | PWP                | 20   | 2500           | RoHS & Green    | SN                                   | Level-3-260C-168 HR  | -40 to 85    | L046                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

NSTRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions a | are nominal |
|-------------------|-------------|
|-------------------|-------------|

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` '  | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------|------------|------------|------------|-----------|------------------|
| LMH0046MHX/NOPB | HTSSOP          | PWP                | 20 | 2500 | 330.0                    | 16.4                     | 6.95 | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

Pack Materials-Page 1



# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH0046MHX/NOPB | HTSSOP       | PWP             | 20   | 2500 | 356.0       | 356.0      | 35.0        |

Pack Materials-Page 2

## TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMH0046MH/NOPB | PWP          | HTSSOP       | 20   | 73  | 495    | 8      | 2514.6 | 4.06   |

Pack Materials-Page 3

# **MECHANICAL DATA**

# **PWP0020A**





Downloaded From Oneyac.com

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated 单击下面可查看定价,库存,交付和生命周期等信息

>>TI(德州仪器)