

[Sample &](http://www.ti.com/product/LM5109A?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy



**[LM5109A](http://www.ti.com/product/lm5109a?qgpn=lm5109a)**

SNVS412C –APRIL 2006–REVISED SEPTEMBER 2016

Support & **[Community](http://www.ti.com/product/LM5109A?dcmp=dsproject&hqs=support&#community)** 

으리

# **LM5109A High Voltage 1A Peak Half Bridge Gate Driver**

**Technical** [Documents](http://www.ti.com/product/LM5109A?dcmp=dsproject&hqs=td&#doctype2)

## <span id="page-0-1"></span>**1 Features**

- Drives Both a High-Side and Low-Side N-Channel MOSFET
- 1A peak Output Current (1.0A Sink / 1.0A Source)
- Independent TTL Compatible Inputs
- Bootstrap Supply Voltage to 108V DC
- Fast Propagation Times (30 ns Typical)
- Drives 1000 pF Load with 15ns Rise and Fall Times
- Excellent Propagation Delay Matching (2 ns Typical)
- Supply Rail Under-Voltage Lockout
- Low Power Consumption
- <span id="page-0-3"></span>• Pin Compatible with ISL6700
- Industry Standard SOIC-8 and Thermally Enhanced WSON-8 Package

# <span id="page-0-2"></span><span id="page-0-0"></span>**2 Applications**

- Current Fed Push-Pull Converters
- Half and Full Bridge Power Converters
- Solid State Motor Drives
- Two Switch Forward Power Converters

# **3 Description**

Tools & **[Software](http://www.ti.com/product/LM5109A?dcmp=dsproject&hqs=sw&#desKit)** 

The LM5109A is a cost effective, high voltage gate driver designed to drive both the high-side and the low-side N-Channel MOSFETs in a synchronous buck or a half bridge configuration. The floating highside driver is capable of working with rail voltages up to 90V. The outputs are independently controlled with TTL compatible input thresholds. The robust level shift technology operates at high speed while consuming low power and providing clean level transitions from the control input logic to the high-side gate driver. Under-voltage lockout is provided on both the low-side and the high-side power rails. The device is available in the SOIC and the thermally enhanced WSON packages.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.



## **Simplified Application Diagram**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

**[LM5109A](http://www.ti.com/product/lm5109a?qgpn=lm5109a)** SNVS412C –APRIL 2006–REVISED SEPTEMBER 2016 **[www.ti.com](http://www.ti.com)**

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



## **Changes from Revision A (March 2013) to Revision B Page**

• Added *Device Information* table, *ESD Ratings*, *Pin Configuration and Functions* section, *Detailed Description* section, *Application and Implementation* section, *Layout* section, *Device and Documentation Support* section, and *Mechanical, Packaging, and Orderable Information* section. ................................................................................................ [1](#page-0-3)



**STRUMENTS** 

**EXAS** 



# <span id="page-2-0"></span>**5 Pin Configuration and Functions**





### **Pin Functions**



(1) For WSON package it is recommended that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane should extend out from underneath the package to improve heat dissipation.

# <span id="page-2-1"></span>**6 Specifications**

## <span id="page-2-2"></span>**6.1 Absolute Maximum Ratings**

See (1)(2)



(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the *Electrical [Characteristics](#page-3-3)*.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than  $V_{DD} - 15V$ . For example, if  $V_{DD}$  = 10V, the negative transients at HS must not exceed -5V.

Copyright © 2006–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS412C&partnum=LM5109A) Feedback*

SNVS412C –APRIL 2006–REVISED SEPTEMBER 2016 **[www.ti.com](http://www.ti.com)**

**RUMENTS** 

EXAS

### <span id="page-3-0"></span>**6.2 ESD Ratings**



(1) The human body model is a 100 pF capacitor discharged through a 1.5kΩ resistor into each pin.

## <span id="page-3-1"></span>**6.3 Recommended Operating Conditions**



(1) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than  $V_{DD} - 15V$ . For example, if  $V_{DD}$  = 10V, the negative transients at HS must not exceed -5V.

### <span id="page-3-2"></span>**6.4 Thermal Information**

<span id="page-3-4"></span>

(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

## <span id="page-3-3"></span>**6.5 Electrical Characteristics**

Unless otherwise specified, V<sub>DD</sub> = V<sub>HB</sub> = 12V, V<sub>SS</sub> = V<sub>HS</sub> = 0V, No Load on LO or HO<sup>(1)</sup>. Typical limits are for T<sub>J</sub> = 25°C, and minimum and maximum limits apply over the operating junction temperature range (-40°C to 125°C).



(1) Minimum and maximum limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

# **Electrical Characteristics (continued)**

Unless otherwise specified,  $V_{DD}$  =  $V_{HB}$  = 12V,  $V_{SS}$  =  $V_{HS}$  = 0V, No Load on LO or HO<sup>[\(1\)](#page-4-1)</sup>. Typical limits are for T $_J$  = 25°C, and minimum and maximum limits apply over the operating junction temperature range (–40°C to 125°C).



# <span id="page-4-1"></span><span id="page-4-0"></span>**6.6 Switching Characteristics**

Unless otherwise specified, V<sub>DD</sub> = V<sub>HB</sub> = 12V, V<sub>SS</sub> = V<sub>HS</sub> = 0V, No Load on LO or HO. Typical limits are for T<sub>J</sub> = 25°C, and minimum and maximum limits apply over the operating junction temperature range (–40°C to 125°C).







**Figure 1. Timing Diagram**

# <span id="page-5-0"></span>**6.7 Typical Performance Characteristics**



*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS412C&partnum=LM5109A) Feedback* Copyright © 2006–2016, Texas Instruments Incorporated

Product Folder Links: *[LM5109A](http://www.ti.com/product/lm5109a?qgpn=lm5109a)*



## **Typical Performance Characteristics (continued)**



Copyright © 2006–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS412C&partnum=LM5109A) Feedback*



# <span id="page-7-0"></span>**7 Detailed Description**

# <span id="page-7-1"></span>**7.1 Overview**

<span id="page-7-4"></span>The LM5109A is a cost-effective, high-voltage gate driver designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The outputs are independently controlled with TTL compatible input thresholds. The floating high-side driver is capable of working with HB voltage up to 108 V. An external high-voltage diode must be provided to charge high-side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails.

## <span id="page-7-2"></span>**7.2 Functional Block Diagram**



Copyright © 2016, Texas Instruments Incorporated

# <span id="page-7-3"></span>**7.3 Feature Description**

## <span id="page-7-5"></span>**7.3.1 Start-Up and UVLO**

Both top and bottom drivers include UVLO protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB-HS}$ ) independently. The UVLO circuit inhibits the output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the VDD pin of the LM5109A, the top and bottom gates are held low until V<sub>DD</sub> exceeds the UVLO threshold, typically about 6.7 V. Any UVLO condition on the bootstrap capacitor ( $V_{HB-HS}$ ) will only disable the high-side output (HO).

## **7.3.2 Level Shift**

The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output which is referenced to the HS pin and provides excellent delay matching with the low-side driver.



#### **Feature Description (continued)**

### **7.3.3 Output Stages**

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high-peak current capability of both outputs allow for efficient switching of the power MOSFETs. The lowside output stage is referenced to VSS and the high-side is referenced to HS.

## <span id="page-8-0"></span>**7.4 Device Functional Modes**

<span id="page-8-1"></span>The device operates in normal mode and UVLO mode. See *[Start-Up](#page-7-5) and UVLO* for more information on UVLO operation mode. In normal mode when the  $V_{DD}$  and  $V_{HB-HS}$  are above UVLO threshold, the output stage is dependent on the states of the HI and LI pins. The output HO and LO will be low if input state is floating.



### **Table 1. INPUT and OUTPUT Logic Table**

(1) HO is measured with respect to the HS.

(2) LO is measured with respect to the VSS.

Texas **NSTRUMENTS** 

# <span id="page-9-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-9-1"></span>**8.1 Application Information**

To operate power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shift circuit is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise (by placing the high-current driver IC physically close to the power switch), driving gate-drive transformers and controlling floating powerdevice gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

The LM5109A is the high-voltage gate drivers designed to drive both the high-side and low-side N-channel MOSFETs in a half-bridge configuration, full-bridge configuration, or in a synchronous buck circuit. The floating high-side driver is capable of operating with supply voltages up to 90 V. This allows for N-channel MOSFETs control in half-bridge, full-bridge, push-pull, two-switch forward and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins (HI and LI), allowing full and independent flexibility to control ON and OFF-time of the output.

### **8.1.1 HS Transient Voltages Below Ground**

<span id="page-9-2"></span>The HS node will always be clamped by the body diode of the lower external FET. In some situations, board resistances and inductances can cause the HS node to transiently swing several volts below ground. The HS node can swing below ground provided:

- 1. HS must always be at a lower potential than HO. Pulling HO more than –0.3V below HS can activate parasitic transistors resulting in excessive current flow from the HB supply, possibly resulting in damage to the IC. The same relationship is true with LO and VSS. If necessary, a Schottky diode can be placed externally between HO and HS or LO and GND to protect the IC from this type of transient. The diode must be placed as close to the IC pins as possible in order to be effective.
- 2. HB to HS operating voltage should be 15V or less. Hence, if the HS pin transient voltage is –5V, VDD should be ideally limited to 10V to keep HB to HS below 15V.
- 3. Low ESR bypass capacitors from HB to HS and from VDD to VSS are essential for proper operation. The capacitor should be located at the leads of the IC to minimize series inductance. The peak currents from LO and HO can be quite large. Any series inductances with the bypass capacitor will cause voltage ringing at the leads of the IC which must be avoided for reliable operation.



# <span id="page-10-1"></span><span id="page-10-0"></span>**8.2 Typical Application**



## **Figure 14. LM5109A Driving MOSFETs in a Half-Bridge Converter**

### **8.2.1 Design Requirements**

<span id="page-10-2"></span>[Table](#page-10-2) 2 lists the design parameters of the LM5109A.



### **Table 2. Design Example**

### **8.2.2 Detailed Design Procedure**

### *8.2.2.1 Select Bootstrap and VDD Capacitor*

<span id="page-10-3"></span>The bootstrap capacitor must maintain the  $V_{HB\text{-}HS}$  voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with [Equation](#page-10-3) 1.

$$
\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL} = 10 V - 1 V - 6.7 V = 2.3 V
$$

where

- $V_{DD}$  = Supply voltage of the gate drive IC
- $V_{DH}$  = Bootstrap diode forward voltage drop
- $V_{\text{HBL}} = V_{\text{HBRmax}} V_{\text{HBH}}$ , HB falling threshold (1) (1)

<span id="page-10-4"></span>Then, the total charge needed per switching cycle is estimated by [Equation](#page-10-4) 2.

$$
Q_{\text{Total}} = Q_{\text{G}} + I_{\text{HBS}} \times \frac{D_{\text{Max}}}{f_{\text{SW}}} + \frac{I_{\text{HBS}}}{f_{\text{SW}}} = 17 \text{ nC} + 10 \text{ }\mu\text{A} \times \frac{0.95}{500 \text{ kHz}} + \frac{0.2 \text{ mA}}{500 \text{ kHz}} = 17.5 \text{ nC}
$$

where

 $Q_G$  = Total MOSFET gate charge

**[LM5109A](http://www.ti.com/product/lm5109a?qgpn=lm5109a)** SNVS412C –APRIL 2006–REVISED SEPTEMBER 2016 **[www.ti.com](http://www.ti.com)**

 $I_{HBS}$  = HB to VSS Leakage current

- $D_{\text{Max}}$  = Converter maximum duty cycle
- $I_{\text{HB}}$  = HB Quiescent current (2)  $(2)$

Therefore, the minimum  $C_{\text{Boot}}$  must be:

$$
C_{\text{Boot}} = \frac{Q_{\text{Total}}}{\Delta V_{\text{HB}}} = \frac{17.5 \text{ nC}}{2.3 \text{ V}} = 7.6 \text{ nF}
$$

In practice, the value of the  $C_{\text{Boot}}$  capacitor must be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. TI recommends having enough margins and place the bootstrap capacitor as close to the HB and HS pins as possible.

$$
C_{\text{Boot}} = 100 \text{ nF} \tag{4}
$$

As a general rule the local  $V_{DD}$  bypass capacitor must be 10 times greater than the value of C<sub>Boot</sub>, as shown in [Equation](#page-11-0) 5.

$$
C_{VDD} = 1 \ \mu \tag{5}
$$

<span id="page-11-0"></span>The bootstrap and bias capacitors must be ceramic types with X7R dielectric. The voltage rating must be twice that of the maximum  $V_{DD}$  considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability.

#### *8.2.2.2 Select External Bootstrap Diode and Its Series Resistor*

The bootstrap capacitor is charged by the  $V_{DD}$  through the external bootstrap diode every cycle when low-side MOSFET turns on. The charging of the capacitor involves high peak currents, and therefore transient power dissipation in the bootstrap diode may be significant and the conduction loss also depends on its forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.

For the selection of external bootstrap diodes, see *AN-1317 Selection of External [Bootstrap](http://www.ti.com/lit/pdf/SNVA083) Diode for LM510X [Devices](http://www.ti.com/lit/pdf/SNVA083)* (SNVSA083). Bootstrap resistor  $R_{\text{BOOT}}$  is selected to reduce the inrush current in  $D_{\text{BOOT}}$  and limit the ramp up slew rate of voltage of  $V_{HB\text{-}HS}$  during each switching cycle, especially when HS pin have excessive negative transient voltage. R<sub>BOOT</sub> recommended value is between 2 Ω and 10 Ω depending on diode selection. A current limiting resistor of 2.2  $\Omega$  is selected to limit inrush current of bootstrap diode, and the estimated peak current on the  $D_{\text{Boot}}$  is shown in [Equation](#page-11-1) 6.

<span id="page-11-1"></span>
$$
I_{DBoot(pk)} = \frac{V_{DD} - V_{DH}}{R_{Boot}} = \frac{10 V - 1 V}{2.2 \Omega} \approx 4 A
$$

where

 $V_{\text{DH}}$  is the bootstrap diode forward voltage drop  $(6)$ 

### *8.2.2.3 Selecting External Gate Driver Resistor*

The external gate driver resistor,  $R_{GATE}$ , is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver.

<span id="page-11-2"></span>Peak HO pullup current are calculated in [Equation](#page-11-2) 7.

$$
I_{\text{OHH}} = \frac{V_{\text{DD}} - V_{\text{DH}}}{R_{\text{HOH} + R_{\text{Gate}} + R_{\text{GFET\_Int}}} = \frac{10 \text{ V} - 1 \text{ V}}{1.2 \text{ V} / 100 \text{ mA} + 4.7 \Omega + 2.2 \Omega} = 0.48 \text{ A}
$$

where

- $I_{\text{OHH}}$  = Peak pullup current
- $V_{DH}$  = Bootstrap diode forward voltage drop
- $R_{HOH}$  = Gate driver internal HO pullup resistance, provide by driver data sheet directly or estimated from the testing conditions, that is  $R_{HOH} = V_{OHH} / I_{HO}$
- $R_{\text{Gate}}$  = External gate drive resistance
- $R_{\text{GFET Int}} = \text{MOSFET}$  internal gate resistance, provided by transistor data sheet (7)

Similarly, Peak HO pulldown current is shown in [Equation](#page-12-0) 8.

(3)



<span id="page-12-0"></span>

$$
I_{OLH} = \frac{V_{DD} - V_{DH}}{R_{HOL} + R_{Gate} + R_{GFET\_Int}}
$$

where

• 
$$
R_{\text{HOL}}
$$
 is the HO pulldown resistance  $(8)$ 

<span id="page-12-1"></span>Peak LO pullup current is shown in [Equation](#page-12-1) 9.

$$
I_{\text{OHL}} = \frac{V_{\text{DD}}}{R_{\text{LOH}} + R_{\text{Gate}} + R_{\text{GFET\_Int}}}
$$

where

•  $R_{LOH}$  is the LO pullup resistance (9)

<span id="page-12-2"></span>Peak LO pulldown current is shown in [Equation](#page-12-2) 10.

$$
I_{\text{OLL}} = \frac{V_{\text{DD}}}{R_{\text{LOL}} + R_{\text{Gate}} + R_{\text{FET\_Int}}}
$$

where

•  $R_{\text{LOL}}$  is the LO pulldown resistance (10)

For some scenarios, if the applications require fast turnoff, an anti-paralleled diode on  $R_{\text{Gate}}$  could be used to bypass the external gate drive resistor and speed up turnoff transition.

### *8.2.2.4 Estimate the Driver Power Loss*

The total driver IC power dissipation can be estimated through the following components.

1. Static power losses,  $P_{QC}$ , due to quiescent current –  $I_{DD}$  and  $I_{HB}$  $P_{\text{QC}} = V_{\text{DD}} \times I_{\text{DD}} + (V_{\text{DD}} - V_{\text{DH}}) \times I_{\text{HB}}$  (11) 2. Level-shifter losses,  $P_{IHRS}$ , due high-side leakage current –  $I_{HBS}$ 

 $P_{IHBS} = V_{HB} \times I_{HBS} \times D$ 

where

- D is the high-side switch duty cycle (12)
- 3. Dynamic losses,  $\mathsf{P}_{\mathsf{QG1\&2}}$ , due to the FETs gate charge  $\mathsf{Q}_{\mathsf{G}}$

$$
P_{QG182} = 2 \times V_{DD} \times Q_G \times f_{SW} \times \frac{R_{GD_R}}{R_{GD_R} + R_{Gate} + R_{GFET\_Int}}
$$

where

- $Q_G$  = Total FETs gate charge
- $f_{SW}$  = Switching frequency
- $R_{GD_R}$  = Average value of pullup and pulldown resistor
- $R_{\text{Gate}} =$  External gate drive resistor
- $R_{\text{GFET\_Int}} = \text{Internal FETs gate resistor}$  (13)
- 4. Level-shifter dynamic losses, P<sub>LS</sub>, during high-side switching due to required level-shifter charge on each switching cycle  $-Q_{\rm P}$

$$
P_{LS} = V_{HB} \times Q_P \times f_{SW} \tag{14}
$$

<span id="page-12-3"></span>In this example, the estimated gate driver loss in LM5109A is shown in [Equation](#page-12-3) 15.

$$
P_{\text{LM5109A}} = 10 \text{ V} \times 0.6 \text{ mA} + 9 \text{ V} \times 0.2 \text{ mA} + 72 \text{ V} \times 10 \text{ }\mu\text{A} \times 0.95 + 2 \times 10 \times 17 \text{ nC} \times 500 \text{ kHz} \times \frac{12 \Omega}{12 \Omega + 4.7 \Omega + 2.2 \Omega} + 72 \text{ V} \times 0.5 \text{ nC} \times 500 \text{ kHz} = 0.134 \text{ W}
$$
\n(15)

<span id="page-12-4"></span>For a given ambient temperature, the maximum allowable power loss of the IC can be defined as shown in [Equation](#page-12-4) 16.

$$
P_{LM5109A} = \frac{T_J - T_A}{R_{\theta JA}}
$$

where

Copyright © 2006–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS412C&partnum=LM5109A) Feedback*

**EXAS STRUMENTS** 

- $P_{LM5109B}$  = The total power dissipation of the driver
- $T_{\rm J}$  = Junction temperature
- $T_A$  = Ambient temperature
- $R_{\theta_0} =$  Junction-to-ambient thermal resistance (16) (16)

The thermal metrics for the driver package is summarized in the *Thermal [Information](#page-3-2)* table of the data sheet. For detailed information regarding the thermal information table, please refer to the *[Semiconductor](http://www.ti.com/lit/pdf/SPRA953) and IC Package [Thermal](http://www.ti.com/lit/pdf/SPRA953) Metrics* (SPRA953).

### **8.2.3 Application Curves**

[Figure](#page-13-0) 15 and [Figure](#page-13-0) 16 shows the rising and falling time as well as turnon and turnoff propagation delay testing waveform in room temperature, and waveform measurement data (see the bottom part of the waveform). Each channel (HI, LI, HO, and LO) is labeled and displayed on the left hand of the waveforms.

The testing condition: load capacitance is 1 nF,  $V_{DD} = 12$  V,  $f_{SW} = 500$  kHz.

HI and LI share one same input from function generator, therefore, besides the propagation delay and rising and falling time, the difference of the propagation delay between HO and LO gives the propagation delay matching data.

<span id="page-13-0"></span>



# <span id="page-14-0"></span>**9 Power Supply Recommendations**

<span id="page-14-1"></span>The recommended bias supply voltage range for LM5109A is from 8 V to 14 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the  $V_{DD}$  supply circuit blocks. The upper end of this range is driven by the 18-V absolute maximum voltage rating of the  $V_{DD}$ . TI recommends keeping a 4-V margin to allow for transient voltage spikes.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{DD}$  voltage drops, the device continues to operate in normal mode as long as the voltage drop does not exceed the hysteresis specification,  $V_{DDH}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 8-V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LM5109A to avoid triggering deviceshutdown.

A local bypass capacitor must be placed between the VDD and GND pins. And this capacitor must be located as close to the device as possible. A low-ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100-nF, ceramic surface-mount capacitor for high-frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220-nF to 10-µF, for IC bias requirements. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore a 22-nF to 220-nF local decoupling capacitor is recommended between the HB and HS pins.

**[LM5109A](http://www.ti.com/product/lm5109a?qgpn=lm5109a)** SNVS412C –APRIL 2006–REVISED SEPTEMBER 2016 **[www.ti.com](http://www.ti.com)**



# <span id="page-15-0"></span>**10 Layout**

## <span id="page-15-1"></span>**10.1 Layout Guidelines**

Optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

- 1. Low ESR / ESL capacitors must be connected close to the IC between VDD and VSS pins and between HB and HS pins to support high peak currents being drawn from VDD and HB during the turn-on of the external MOSFETs.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor and a good quality ceramic capacitor must be connected between the MOSFET drain and ground (VSS).
- 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances between the top MOSFET source and the of the bottom MOSFET drain (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
	- The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver should be placed as close as possible to the MOSFETs.
	- The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.



# <span id="page-15-2"></span>**10.2 Layout Example**

**Figure 17. Layout Example**



# <span id="page-16-0"></span>**11 Device and Documentation Support**

# <span id="page-16-1"></span>**11.1 Documentation Support**

### **11.1.1 Related Documentation**

For additional information, see the following:

#### *AN-1317 Selection of External [Bootstrap](http://www.ti.com/lit/pdf/SNVA083) Diode for LM510x Devices* (SNVA083)

### <span id="page-16-2"></span>**11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## <span id="page-16-3"></span>**11.3 Community Resource**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## <span id="page-16-4"></span>**11.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-16-5"></span>**11.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-16-6"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-16-7"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **TAPE AND REEL INFORMATION**





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



\*All dimensions are nominal **Device Package Package Type Drawing Pins SPQ Reel Diameter (mm) Reel Width W1 (mm) A0 (mm) B0 (mm) K0 (mm) P1 (mm) W (mm) Pin1 Quadrant** LM5109AMAX/NOPB SOIC D 8 2500 330.0 12.4 6.5 5.4 2.0 8.0 12.0 Q1 LM5109ASD/NOPB | WSON | NGT | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1

Pack Materials-Page 1



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Aug-2022



\*All dimensions are nominal



Pack Materials-Page 2

# **TEXAS INSTRUMENTS**

www.ti.com 13-Aug-2022

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal



Pack Materials-Page 3



# **PACKAGE OUTLINE**

# **NGT0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **NGT0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **NGT0008A WSON - 0.8 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





# **PACKAGE OUTLINE**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# **EXAMPLE BOARD LAYOUT**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)