











SN74LV4052A

SCLS429K-MAY 1999-REVISED NOVEMBER 2016

# SN74LV4052A Dual 4-Channel Analog Multiplexers and Demultiplexers

### 1 Features

- 2-V to 5.5-V V<sub>CC</sub> Operation
- Fast Switching
- High On-Off Output-Voltage Ratio
- Low Crosstalk Between Switches
- Extremely Low Input Current
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22:
  - 2000-V Human-Body Model (A114-A)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- Telecomunications
- Infotainment
- Signal Gating and Isolation
- Home Appliances
- · Programmable Logic Circuits
- Modulation and Demodulation

# 3 Description

The SN74LV4052A device is a dual, 4-channel CMOS analog multiplexer and demultiplexer that is designed for 2-V to 5.5-V  $V_{\rm CC}$  operation.

The SN74LV4052A device handles both analog and digital signals. Each channel permits signals with amplitudes up to 5.5 V (peak) to be transmitted in either direction.

### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)    |  |  |
|----------------|------------|--------------------|--|--|
| SN74LV4052AD   | SOIC (16)  | 9.90 mm × 3.91 mm  |  |  |
| SN74LV4052ADB  | SSOP (16)  | 6.20 mm × 5.30 mm  |  |  |
| SN74LV4052ADGV | TVSOP (16) | 3.60 mm × 4.40 mm  |  |  |
| SN74LV4052ANS  | SO (16)    | 10.30 mm × 5.30 mm |  |  |
| SN74LV4052AN   | PDIP (16)  | 19.30 mm × 6.35 mm |  |  |
| SN74LV4052APW  | TSSOP (16) | 5.00 mm × 4.40 mm  |  |  |
| SN74LV4052ARGY | VQFN (16)  | 4.00 mm × 3.50 mm  |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

# **Logic Diagram (Positive Logic)**



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                                                                        |    | 8.1 Overview                                        | 12    |
|---|-----------------------------------------------------------------------------------|----|-----------------------------------------------------|-------|
| 2 | Applications 1                                                                    |    | 8.2 Functional Block Diagram                        | 12    |
| 3 | Description 1                                                                     |    | 8.3 Feature Description                             | 12    |
| 4 | Revision History2                                                                 |    | 8.4 Device Functional Modes                         | 12    |
| 5 | Pin Configuration and Functions                                                   | 9  | Application and Implementation                      | 13    |
| 6 | Specifications4                                                                   |    | 9.1 Application Information                         | 13    |
| U | 6.1 Absolute Maximum Ratings                                                      |    | 9.2 Typical Application                             | 13    |
|   | 6.2 ESD Ratings                                                                   | 10 | Power Supply Recommendations                        |       |
|   | 6.3 Recommended Operating Conditions                                              | 11 | Layout                                              |       |
|   | 6.4 Thermal Information                                                           |    | 11.1 Layout Guidelines                              |       |
|   | 6.5 Electrical Characteristics                                                    |    | 11.2 Layout Example                                 |       |
|   | 6.6 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V 6                  | 12 | Device and Documentation Support                    | 16    |
|   | 6.7 Switching Characteristics: $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \dots 6$ |    | 12.1 Documentation Support                          | 16    |
|   | 6.8 Switching Characteristics: $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$           |    | 12.2 Receiving Notification of Documentation Update | es 16 |
|   | 6.9 Switching Characteristics: Analog                                             |    | 12.3 Community Resource                             | 16    |
|   | 6.10 Operating Characteristics                                                    |    | 12.4 Trademarks                                     | 16    |
|   | 6.11 Typical Characteristics                                                      |    | 12.5 Electrostatic Discharge Caution                | 16    |
| 7 | Parameter Measurement Information 8                                               |    | 12.6 Glossary                                       |       |
| 8 | Detailed Description                                                              | 13 | Mechanical, Packaging, and Orderable Information    | 16    |
|   |                                                                                   |    |                                                     |       |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision J (October 2012) to Revision K

**Page** 

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Deleted Ordering Information table; see Package Option Addendum at the end of the data sheet                                                                                                                                                                                        | . 1 |
| • | Deleted SN54LV4052A from data sheet                                                                                                                                                                                                                                                 | 1   |
| • | Changed Package thermal impedance, $R_{\theta JA}$ , values in the <i>Thermal Information</i> table From: 73 To: 90.9 (D), From: 82 To: 102.8 (DB), From: 120 To: 125.7 (DGV), From: 67 To: 54.8 (N), From: 64 To: 89.7 (NS), From: 108 To: 113.2 (PW), and From: 39 To: 48.9 (RGY) | 5   |



# 5 Pin Configuration and Functions

D, DB, DGV, N, NS, or PW Package 16-Pin SOIC, SSOP, TVSOP, SO, PDIP, or TSSOP Top View



### RGY Package 16-Pin VQFN With Thermal Pad Top View



### **Pin Functions**

|     | PIN             | 1/0 | DESCRIPTION            |
|-----|-----------------|-----|------------------------|
| NO. | NAME            | I/O | DESCRIPTION            |
| 1   | 2Y0             | I/O | Port 2 channel 0       |
| 2   | 2Y2             | I/O | Port 2 channel 2       |
| 3   | 2-COM           | I/O | Port 2 common channel  |
| 4   | 2Y3             | I/O | Port 2 channel 3       |
| 5   | 2Y1             | I/O | Port 2 channel 1       |
| 6   | INH             | I   | Inhibit input          |
| 7   | GND             | 1   | Device ground          |
| 8   | GND             | 1   | Device ground          |
| 9   | В               | I   | Logic input selector B |
| 10  | A               | I   | Logic input selector A |
| 11  | 1Y3             | I/O | Port 1 channel 3       |
| 12  | 1Y0             | I/O | Port 1 channel 0       |
| 13  | 1-COM           | I/O | Port 1 common channel  |
| 14  | 1Y1             | I/O | Port 1 channel 1       |
| 15  | 1Y2             | I/O | Port 1 channel 2       |
| 16  | V <sub>CC</sub> | _   | Device power           |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                       |                                      | MIN  | MAX            | UNIT        |  |  |  |
|-------------------------------------------------------|--------------------------------------|------|----------------|-------------|--|--|--|
| Supply voltage, V <sub>CC</sub>                       |                                      | -0.5 | 7              | V V V mA mA |  |  |  |
| Input voltage, V <sub>I</sub> <sup>(2)</sup>          | -0.5                                 | 7    | V              |             |  |  |  |
| Switch I/O voltage, V <sub>IO</sub> <sup>(2)(3)</sup> |                                      | -0.5 | $V_{CC} + 0.5$ | V           |  |  |  |
| Input clamp current, I <sub>IK</sub>                  | V <sub>I</sub> < 0                   |      | -20            | mA          |  |  |  |
| I/O diode current, I <sub>IOK</sub>                   | $V_{IO}$ < 0 and $V_{IO}$ > $V_{CC}$ |      | 50             | mA          |  |  |  |
| Switch through current, I <sub>T</sub>                | $V_{IO} = 0$ to $V_{CC}$             |      | ±25            | mA          |  |  |  |
| Continuous current through V <sub>CC</sub> or GND     |                                      |      | ±50            | mA          |  |  |  |
| Junction temperature, T <sub>J</sub>                  |                                      | 150  | °C             |             |  |  |  |
| Storage temperature, T <sub>stg</sub>                 |                                      | -65  | 150            | °C          |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|        |                                            |                                                                     | VALUE | UNIT |
|--------|--------------------------------------------|---------------------------------------------------------------------|-------|------|
| \/     | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 | V    |
| V(ESD) |                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

 $see^{(1)}$ 

|                     |                                           |                                            | MIN                   | MAX                   | UNIT |
|---------------------|-------------------------------------------|--------------------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub>     | Supply voltage                            |                                            | 2 <sup>(2)</sup>      | 5.5                   | V    |
|                     |                                           | V <sub>CC</sub> = 2 V                      | 1.5                   |                       |      |
| .,                  | High level input valte as (sected inputs) | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | $V_{CC} \times 0.7$   |                       | V    |
| $V_{IH}$            | High-level input voltage (control inputs) | V <sub>CC</sub> = 3 V to 3.6 V             | V <sub>CC</sub> × 0.7 |                       | V    |
|                     |                                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> × 0.7 |                       |      |
|                     | Low-level input voltage (control inputs)  | V <sub>CC</sub> = 2 V                      |                       | 0.5                   |      |
| V                   |                                           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | $V_{CC} \times 0.3$   | V    |
| $V_{IL}$            |                                           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | $V_{CC} \times 0.3$   | V    |
|                     |                                           | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | V <sub>CC</sub> × 0.3 |      |
| VI                  | Control input voltage                     |                                            | 0                     | 5.5                   | V    |
| V <sub>IO</sub>     | Input or output voltage                   |                                            | 0                     | V <sub>CC</sub>       | V    |
|                     |                                           | V <sub>CC</sub> = 2.3 V to 2.7 V           |                       | 200                   |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate        | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | 100                   | ns/V |
|                     |                                           | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | 20                    |      |
| T <sub>A</sub>      | Operating free-air temperature            |                                            | -40                   | 85                    | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs* (SCBA004).

Submit Documentation Feedback

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> This value is limited to 5.5 V maximum.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Tested on D package

<sup>(2)</sup> With supply voltages at or near 2 V, the analog switch on-state resistance becomes very nonlinear. TI recommends that only digital signals be transmitted at these low supply voltages.



### 6.4 Thermal Information

|                               |                                              | SN74LV4052A |              |                |             |            |               |               |      |
|-------------------------------|----------------------------------------------|-------------|--------------|----------------|-------------|------------|---------------|---------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | D<br>(SOIC) | DB<br>(SSOP) | DGV<br>(TVSOP) | N<br>(PDIP) | NS<br>(SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | UNIT |
|                               |                                              | 16 PINS     | 16 PINS      | 16 PINS        | 16 PINS     | 16 PINS    | 16 PINS       | 16 PINS       |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 90.9        | 102.8        | 125.7          | 54.8        | 89.7       | 113.2         | 48.9          | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 51.9        | 53.3         | 50.9           | 42.1        | 48.1       | 48.2          | 46.9          | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 48          | 53.4         | 57.5           | 34.8        | 50.1       | 58.3          | 25            | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 18.6        | 16.5         | 5.6            | 26.9        | 16.7       | 6.3           | 2             | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 47.8        | 52.9         | 57             | 34.7        | 49.8       | 57.8          | 25            | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | _           | _            | 1              | _           | _          | 1             | 11.7          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                          | -                                                                      | TEST CONDITIONS                                                  |                                            | MIN | TYP  | MAX  | UNIT |
|---------------------|----------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------|-----|------|------|------|
|                     |                                                    |                                                                        | V 22V                                                            | T <sub>A</sub> = 25°C                      |     | 43   | 180  |      |
|                     |                                                    |                                                                        | $V_{CC} = 2.3 \text{ V}$                                         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 225  |      |
| _                   | On state switch resistance                         | $I_T = 2 \text{ mA}, V_I = V_{CC}$                                     | V 2V                                                             | T <sub>A</sub> = 25°C                      |     | 34   | 150  |      |
| r <sub>on</sub>     | On-state switch resistance                         | or GND, V <sub>INH</sub> = V <sub>IL</sub><br>(see Figure 2)           | $V_{CC} = 3 V$                                                   | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 190  | Ω    |
|                     |                                                    | ,                                                                      | V 45V                                                            | T <sub>A</sub> = 25°C                      |     | 25   | 75   |      |
|                     |                                                    |                                                                        | $V_{CC} = 4.5 \text{ V}$                                         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 100  |      |
|                     |                                                    |                                                                        |                                                                  | T <sub>A</sub> = 25°C                      |     | 133  | 500  |      |
|                     |                                                    |                                                                        | $V_{CC} = 2.3 \text{ V}$                                         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 600  |      |
| _                   | Deals on state societance                          | $I_T = 2 \text{ mA}, V_I = V_{CC}$                                     | V 2V                                                             | T <sub>A</sub> = 25°C                      |     | 63   | 180  | 0    |
| r <sub>on(p)</sub>  | Peak on-state resistance                           | to GND, V <sub>INH</sub> = V <sub>IL</sub>                             | $V_{CC} = 3 V$                                                   | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 225  | Ω    |
|                     |                                                    |                                                                        | V 45V                                                            | T <sub>A</sub> = 25°C                      |     | 35   | 100  |      |
|                     |                                                    |                                                                        | V <sub>CC</sub> = 4.5 V                                          | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 125  |      |
|                     | Difference in on-state resistance between switches | $I_T = 2 \text{ mA}, V_I = V_{CC}$<br>to GND, $V_{INH} = V_{IL}$       | V <sub>CC</sub> = 2.3 V                                          | T <sub>A</sub> = 25°C                      |     | 1.5  | 30   | Ω    |
|                     |                                                    |                                                                        |                                                                  | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 40   |      |
| 4                   |                                                    |                                                                        | V <sub>CC</sub> = 3 V                                            | T <sub>A</sub> = 25°C                      |     | 1.1  | 20   |      |
| $\Delta r_{on}$     |                                                    |                                                                        |                                                                  | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 30   |      |
|                     |                                                    |                                                                        | V <sub>CC</sub> = 4.5 V                                          | T <sub>A</sub> = 25°C                      |     | 0.7  | 15   |      |
|                     |                                                    |                                                                        |                                                                  | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | 20   |      |
|                     | Oraștani in antinum ant                            | V 55V OND                                                              | - 11/ 0 (- 5 5 )/                                                | T <sub>A</sub> = 25°C                      |     |      | ±0.1 |      |
| I <sub>I</sub>      | Control input current                              | $V_I = 5.5 \text{ V or GND, a}$                                        | $10 \text{ V}_{CC} = 0 \text{ to 5.5 V}$                         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | ±1   | μΑ   |
|                     | OFF-state switch leakage                           | $V_I = V_{CC}$ and $V_O = GI$                                          |                                                                  | T <sub>A</sub> = 25°C                      |     |      | ±0.1 |      |
| I <sub>S(off)</sub> | current                                            | and $V_O = V_{CC}$ , $V_{INH} = V_{CC} = 5.5 \text{ V}$ (see Figure 1) |                                                                  | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | ±1   | μΑ   |
|                     | ON-state switch leakage                            | $V_I = V_{CC}$ or GND, $V_{IN}$                                        | н = Vп. and                                                      | T <sub>A</sub> = 25°C                      |     |      | ±0.1 |      |
| I <sub>S(on)</sub>  | current                                            | $V_{CC} = 5.5 \text{ V (see Figure 1)}$                                |                                                                  | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |      | ±1   | μΑ   |
| I <sub>CC</sub>     | Supply current                                     | $V_I = V_{CC}$ or GND, $V_{CC}$                                        | $V_I = V_{CC}$ or GND, $V_{CC} = 5.5$ V, and $T_A = -40$ to 85°C |                                            |     |      | 20   | μΑ   |
| C <sub>IC</sub>     | Control input capacitance                          | f = 10 MHz, V <sub>CC</sub> = 3.3                                      | $f = 10$ MHz, $V_{CC} = 3.3$ V, and $T_A = 25$ °C                |                                            |     |      |      | pF   |
| C <sub>IS</sub>     | Common terminal capacitance                        | $V_{CC} = 3.3 \text{ V and } T_A =$                                    | $V_{CC} = 3.3 \text{ V}$ and $T_A = 25^{\circ}\text{C}$          |                                            |     | 13.1 |      | pF   |
| Cos                 | Switch terminal capacitance                        | $V_{CC} = 3.3 \text{ V and } T_A =$                                    | : 25°C                                                           |                                            |     | 5.6  |      | pF   |
| C <sub>F</sub>      | Feedthrough capacitance                            | $V_{CC} = 3.3 \text{ V and } T_A =$                                    | : 25°C                                                           |                                            |     | 0.5  |      | pF   |



# 6.6 Switching Characteristics: $V_{cc} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range and  $V_{CC}$  = 2.5 V  $\pm$  0.2 V (unless otherwise noted)

|                  | PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST C                                   | TEST CONDITIONS                            |  | TYP  | MAX | UNIT |
|------------------|--------------------|-----------------|----------------|------------------------------------------|--------------------------------------------|--|------|-----|------|
| t <sub>PLH</sub> | Propagation        | COM or Y        | Y or COM       | C <sub>L</sub> = 15 pF                   | T <sub>A</sub> = 25°C                      |  | 1.9  | 10  | ns   |
| t <sub>PHL</sub> | delay time         | COM of 1        | 1 of COM       | (see Figure 5)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |      | 16  | 113  |
| t <sub>PZH</sub> | Enable delay time  | INH             | COM or Y       | C <sub>L</sub> = 15 pF                   | T <sub>A</sub> = 25°C                      |  | 8    | 18  |      |
| $t_{PZL}$        | Enable delay time  | IINI            | CONTOLL        | (seeFigure 6)                            | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |      | 23  | ns   |
| t <sub>PHZ</sub> | Disable delevitima | INILI           | COM or Y       | C <sub>L</sub> = 15 pF<br>(see Figure 6) | $T_A = 25^{\circ}C$                        |  | 8.3  | 18  |      |
| $t_{PLZ}$        | Disable delay time | INH             | CONTOLL        |                                          | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |      | 23  | ns   |
| t <sub>PLH</sub> | Propagation        | COM or Y        | Y or COM       | $C_1 = 50 \text{ pF}$                    | T <sub>A</sub> = 25°C                      |  | 3.8  | 12  |      |
| t <sub>PHL</sub> | delay time         | COIVI OI Y      | Y OF COM       | (see Figure 5)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |      | 18  | ns   |
| t <sub>PZH</sub> | Enable delay time  | INILI           | COM or Y       | C <sub>L</sub> = 50 pF                   | T <sub>A</sub> = 25°C                      |  | 9.4  | 28  | 20   |
| $t_{PZL}$        | Enable delay time  | INH             | CONTOLL        | (see Figure 6)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |      | 35  | ns   |
| t <sub>PHZ</sub> | Disable delay time | INILI           | COM or Y       | C <sub>L</sub> = 50 pF<br>(see Figure 6) | T <sub>A</sub> = 25°C                      |  | 12.4 | 28  |      |
| t <sub>PLZ</sub> | Disable delay time | INH             | COIVI OF Y     |                                          | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |      | 35  | ns   |

# 6.7 Switching Characteristics: $V_{cc} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range and V<sub>CC</sub> = 3.3 V ± 0.3 V (unless otherwise noted)

|                  | PARAMETER FROM TO (OUTPUT) |            | TEST CONDITIONS |                                          | MIN                                        | TYP | MAX | UNIT |    |
|------------------|----------------------------|------------|-----------------|------------------------------------------|--------------------------------------------|-----|-----|------|----|
| t <sub>PLH</sub> | Propagation                | COM or Y   | Y or COM        | C <sub>L</sub> = 15 pF                   | $T_A = 25^{\circ}C$                        |     | 1.2 | 6    | 20 |
| t <sub>PHL</sub> | delay time                 | COIVI OI 1 | 1 OI COIVI      | (see Figure 5)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 10   | ns |
| t <sub>PZH</sub> | Frakla dalay tima          | INILI      | COM an V        | $C_1 = 15 pF$                            | $T_A = 25^{\circ}C$                        |     | 5.7 | 12   |    |
| t <sub>PZL</sub> | Enable delay time          | INH        | COM or Y        | (seeFigure 6)                            | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 15   | ns |
| t <sub>PHZ</sub> | Disable delevitions        | INILI      | COM an V        | C <sub>L</sub> = 15 pF<br>(see Figure 6) | T <sub>A</sub> = 25°C                      |     | 6.6 | 12   |    |
| t <sub>PLZ</sub> | Disable delay time         | INH        | COM or Y        |                                          | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 15   | ns |
| t <sub>PLH</sub> | Propagation                | COMerv     | Y or COM        | $C_1 = 50 \text{ pF}$                    | T <sub>A</sub> = 25°C                      |     | 2.5 | 9    | 20 |
| t <sub>PHL</sub> | delay time                 | COM or Y   | Y OF COIVE      | (see Figure 5)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 12   | ns |
| t <sub>PZH</sub> | Frakla dalay tima          | INILI      | COM an V        | $C_1 = 50 \text{ pF}$                    | T <sub>A</sub> = 25°C                      |     | 6.7 | 20   |    |
| t <sub>PZL</sub> | Enable delay time          | INH        | COM or Y        | (see Figure 6)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 25   | ns |
| t <sub>PHZ</sub> | Disable delay time         | INILI      | COMerv          | C <sub>L</sub> = 50 pF                   | T <sub>A</sub> = 25°C                      |     | 9.5 | 20   | 20 |
| t <sub>PLZ</sub> | Disable delay time         | INH        | COM or Y        | (see Figure 6)                           | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 25   | ns |

# 6.8 Switching Characteristics: $V_{CC} = 5 V \pm 0.5 V$

over recommended operating free-air temperature range and  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted)

|                  | PARAMETER FROM (INPUT) (OI |            | TO<br>(OUTPUT) | TEST C                 | TEST CONDITIONS                            |  | TYP | MAX | UNIT |
|------------------|----------------------------|------------|----------------|------------------------|--------------------------------------------|--|-----|-----|------|
| t <sub>PLH</sub> | Propagation                | COM or Y   | Y or COM       | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C                      |  | 0.7 | 4   | ns   |
| $t_{PHL}$        | delay time                 | COM OF 1   | 1 of COM       | (see Figure 5)         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |     | 7   | 115  |
| t <sub>PZH</sub> | Enable delay time          | INH        | COM or Y       | OL = 10 bi             | T <sub>A</sub> = 25°C                      |  | 4   | 8   | 20   |
| $t_{PZL}$        | Enable delay time          | IINI       | COIVI OI Y     |                        | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |     | 10  | ns   |
| t <sub>PHZ</sub> | Disable delay              | INILI      | COM or Y       | C <sub>L</sub> = 15 pF | T <sub>A</sub> = 25°C                      |  | 5   | 8   | 20   |
| $t_{PLZ}$        | time                       | INH        | COIVI OI Y     | (see Figure 6)         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |     | 10  | ns   |
| t <sub>PLH</sub> | Propagation                | COM or Y   | Y or COM       | $C_1 = 50 \text{ pF}$  | T <sub>A</sub> = 25°C                      |  | 1.5 | 6   | 20   |
| t <sub>PHL</sub> | delay time                 | COIVI OF Y | Y OF COM       | (see Figure 5)         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |     | 8   | ns   |
| t <sub>PZH</sub> | Fachla dalau tiara         | INILI      | COM an V       | $C_1 = 50 \text{ pF}$  | T <sub>A</sub> = 25°C                      |  | 4.7 | 14  |      |
| t <sub>PZL</sub> | Enable delay time          | INH        | COM or Y       | (see Figure 6)         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |  |     | 18  | ns   |

Submit Documentation Feedback



# Switching Characteristics: $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ (continued)

over recommended operating free-air temperature range and  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted)

|                  | PARAMETER     | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST C                 | ONDITIONS                                  | MIN | TYP | MAX | UNIT |
|------------------|---------------|-----------------|----------------|------------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>PHZ</sub> | Disable delay | INH             | COM or Y       | C <sub>L</sub> = 50 pF | T <sub>A</sub> = 25°C                      |     | 6.9 | 14  | 20   |
| t <sub>PLZ</sub> | time          | IINFI           | CONTOLL        | (see Figure 6)         | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ |     |     | 18  | ns   |

# 6.9 Switching Characteristics: Analog

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                  | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                        |                                        |                          | MIN T | P MAX | UNIT |  |
|--------------------------------------------|-----------------|----------------|------------------------------------------------------------------------|----------------------------------------|--------------------------|-------|-------|------|--|
|                                            |                 |                | $C_1 = 50 \text{ pF}, R_1 = 6$                                         | 500 O                                  | $V_{CC} = 2.3 \text{ V}$ | 30    |       |      |  |
| Frequency response (switch on)             | COM or Y        | Y or COM       | f <sub>in</sub> = 1 MHz (sine wave)                                    |                                        | $V_{CC} = 3 V$           |       | 35    | MHz  |  |
| (SWIGH GH)                                 |                 |                | (see Figure 7) <sup>(1)</sup>                                          |                                        | $V_{CC} = 4.5 \text{ V}$ |       | 50    |      |  |
|                                            |                 |                | $C_1 = 50 \text{ pF}, R_1 = 6$                                         | 500 O.                                 | $V_{CC} = 2.3 \text{ V}$ | _     | 45    |      |  |
| Crosstalk (between any switches)           | COM or Y        | Y or COM       | f <sub>in</sub> = 1 MHz (sine wave)                                    |                                        | $V_{CC} = 3 V$           | -     | 45    | dB   |  |
|                                            |                 |                | (see Figure 8) <sup>(2)</sup>                                          |                                        | V <sub>CC</sub> = 4.5 V  | -     | 45    |      |  |
|                                            |                 |                | $C_1 = 50 \text{ pF}, R_1 = 600 \Omega,$                               |                                        | $V_{CC} = 2.3 \text{ V}$ |       | 20    |      |  |
| Crosstalk (control input to signal output) | INH             | COM or Y       | f <sub>in</sub> = 1 MHz (sine v                                        |                                        | $V_{CC} = 3 V$           |       | 35    | mV   |  |
| to signar output)                          |                 |                | (see Figure 9)                                                         |                                        | V <sub>CC</sub> = 4.5 V  |       | 65    |      |  |
| Feedthrough                                |                 |                | $C_1 = 50 \text{ pF}, R_1 = 6$                                         | 500 O                                  | V <sub>CC</sub> = 2.3 V  | _     | 45    |      |  |
| attenuation                                | COM or Y        | Y or COM       | $f_{in} = 1$ MHz (sine wave)<br>(see Figure 10) <sup>(2)</sup>         |                                        | V <sub>CC</sub> = 3 V    | _     | 45    | dB   |  |
| (switch off)                               |                 |                |                                                                        |                                        | V <sub>CC</sub> = 4.5 V  | _     | 45    | 1    |  |
|                                            |                 |                | $C_L = 50 \text{ pF},$                                                 | $V_I = 2 V_{p-p}$ and $V_{CC} = 2.3 V$ |                          | 0.1   | %     |      |  |
| Sine-wave distortion                       | COM or Y        | Y or COM       | $R_L = 10 \text{ k}\Omega,$<br>$f_{in} = 1 \text{ kHz}$<br>(sine wave) | $V_I = 2.5 V_{p-p}$ and $V_{CC} = 3 V$ |                          | 0.1   | %     |      |  |
|                                            |                 |                | (see Figure 11)                                                        | $V_I = 4 V_{p-p}$ and $V_{CC} = 4.5 V$ |                          | 0.1   | %     |      |  |

<sup>(1)</sup> Adjust f<sub>in</sub> voltage to obtain 0 dBm at output. Increase fin frequency until dB meter reads -3 dB.

# 6.10 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                     | TEST CONDITIONS                                | TYP  | UNIT |
|----------|-------------------------------|------------------------------------------------|------|------|
| $C_{pd}$ | Power dissipation capacitance | $C_L = 50 \text{ pF}$ and $f = 10 \text{ MHz}$ | 11.8 | pF   |

# 6.11 Typical Characteristics



Figure 1. Typical Propagation Delay vs V<sub>cc</sub>

<sup>(2)</sup> Adjust fin voltage to obtain 0 dBm at input.



## 7 Parameter Measurement Information



Figure 2. ON-State Resistance Test Circuit



 $\begin{array}{l} \text{Condition 1: V}_{I} = 0, \, V_{O} = V_{CC} \\ \text{Condition 2: V}_{I} = V_{CC}, \, V_{O} = 0 \\ \end{array}$ 

Figure 3. OFF-State Switch Leakage-Current Test Circuit



Figure 4. ON-State Switch Leakage-Current Test Circuit



# **Parameter Measurement Information (continued)**



Figure 5. Propagation Delay Time, Signal Input to Signal Output



Figure 6. Switching Time (t<sub>PZL</sub>, t<sub>PLZ</sub>, t<sub>PZH</sub>, t<sub>PHZ</sub>), Control to Signal Output



# **Parameter Measurement Information (continued)**



NOTE A: f<sub>in</sub> is a sine wave.

Figure 7. Frequency Response (Switch ON)



Figure 8. Crosstalk Between Any Two Switches



# **Parameter Measurement Information (continued)**



Figure 9. Crosstalk Between Control Input and Switch Output



Figure 10. Feedthrough Attenuation (Switch OFF)



Figure 11. Sine-Wave Distortion



# 8 Detailed Description

#### 8.1 Overview

The SN74LV4052A device is a dual, 4-channel CMOS analog multiplexer and demultiplexer that is designed for 2-V to 5.5-V  $V_{CC}$  operation. It has low input current consumption at the digital input pins and low crosstalk between switches. The active low Inhibit (INH) tri-state all the channels when high and when low, depending on the A and B inputs, one of the four independent input/outputs (nY0 - nY3) connects to the COM channel. The SN74LV4052A is available in multiple package options including TSSOP (PW) and QFN (RGY).

### 8.2 Functional Block Diagram



Figure 12. Logic Diagram (Positive Logic)

### 8.3 Feature Description

- The SN74LV4052A operates from 2-V to 5.5-V V<sub>CC</sub> with extremely low input current consumption at the CMOS input pins of A, B and INH.
- The SN74LV4052A enables fast switching with low crosstalk between the switches. 5.5 V peak level bidirectional transmission allowed with the either analog or digital signals.

### 8.4 Device Functional Modes

Table 1 lists the functional modes of SN74LV4052A.

**Table 1. Function Table** 

|     | INPUTS |   |          |  |  |  |  |  |  |  |
|-----|--------|---|----------|--|--|--|--|--|--|--|
| INH | В      | Α | CHANNELS |  |  |  |  |  |  |  |
| L   | L      | L | 1Y0, 2Y0 |  |  |  |  |  |  |  |
| L   | L      | Н | 1Y1, 2Y1 |  |  |  |  |  |  |  |
| L   | Н      | L | 1Y2, 2Y2 |  |  |  |  |  |  |  |
| L   | Н      | Н | 1Y3, 2Y3 |  |  |  |  |  |  |  |
| Н   | X      | X | None     |  |  |  |  |  |  |  |

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

Typical applications for the SN74LV4052A include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

# 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 13. Typical I<sup>2</sup>C Multiplexing Application

### 9.2.1 Design Requirements

Designing with the SN74LV4052A device requires a stable input voltage between 2 V and 5.5 V (see *Recommended Operating Conditions* for details). Another important design consideration are the characteristics of the signal being multiplexed which ensures no important information is lost due to timing or incompatibility with this device.

# 9.2.2 Detailed Design Procedure

The SN74LV4052A dual 1- to 4-channel multiplexer is ideal for  $I^2C$  selection. The  $I^2C$  data and clock lines are selected using A,B select lines from the MCU. The pullup resistors are selected based on the capability of the driver. Low pullup resistor results in faster rise time; however, it generates additional current during the low state into the driver. See to the *Recommended Operating Conditions* of the datasheet for the input transition rates ( $V_{IH}$  and  $V_{IL}$ ) of the CMOS inputs.



# **Typical Application (continued)**

# 9.2.3 Application Curve



Figure 14. Maximum Propagation Delay vs  $V_{cc}$ 



# 10 Power Supply Recommendations

Most systems have a common 3.3-V or 5-V rail that can supply the  $V_{CC}$  pin of this device. If this rail is not available, a switched-mode power supply (SMPS) or a low dropout regulator (LDO) can supply this device from a higher-voltage rail.

See the *Recommended Operating Conditions* for operating voltage range for this device. Having bypass capacitors of 0.1 µF is highly recommended.

# 11 Layout

### 11.1 Layout Guidelines

TI recommends keeping the signal lines as short and as straight as possible (see Figure 15). Incorporation of microstrip or stripline techniques are also recommended when signal lines are more than 1 in. long. These traces must be designed with a characteristic impedance of either  $50-\Omega$  or  $75-\Omega$  as required by the application. Do not place this device too close to high-voltage switching components because they may cause interference. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 16 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

### 11.2 Layout Example



Figure 15. Layout Schematic



Figure 16. Trace Example



# 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

www.ti.com 30-Jun-2023

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| SN74LV4052AD     | LIFEBUY    | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LV4052A              |         |
| SN74LV4052ADBR   | LIFEBUY    | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052ADBRE4 | LIFEBUY    | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052ADGVR  | LIFEBUY    | TVSOP        | DGV                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052ADR    | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM  | -40 to 85    | LV4052A              | Samples |
| SN74LV4052AN     | LIFEBUY    | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | SN74LV4052AN         |         |
| SN74LV4052ANSR   | LIFEBUY    | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 74LV4052A            |         |
| SN74LV4052APW    | LIFEBUY    | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052APWE4  | LIFEBUY    | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052APWG4  | LIFEBUY    | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052APWR   | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM  | -40 to 85    | LW052A               | Samples |
| SN74LV4052APWRE4 | LIFEBUY    | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052APWRG4 | LIFEBUY    | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052APWT   | LIFEBUY    | TSSOP        | PW                 | 16   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | LW052A               |         |
| SN74LV4052ARGYR  | ACTIVE     | VQFN         | RGY                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | LW052A               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

## PACKAGE OPTION ADDENDUM



30-Jun-2023 www.ti.com

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV4052A:

Automotive: SN74LV4052A-Q1

■ Enhanced Product : SN74LV4052A-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications



www.ti.com 11-Nov-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differisions are norminal | ,               |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LV4052ADBR                | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV4052ADGVR               | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4052ADR                 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV4052ADR                 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.8                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV4052ANSR                | so              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV4052APWR                | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4052APWRG4              | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4052APWT                | TSSOP           | PW                 | 16 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV4052ARGYR               | VQFN            | RGY                | 16 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |



www.ti.com 11-Nov-2023



### \*All dimensions are nominal

| 7 III dimensions are nominal |              |                 |      |      |             |            |             |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LV4052ADBR               | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4052ADGVR              | TVSOP        | DGV             | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4052ADR                | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV4052ADR                | SOIC         | D               | 16   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LV4052ANSR               | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4052APWR               | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV4052APWRG4             | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV4052APWT               | TSSOP        | PW              | 16   | 250  | 356.0       | 356.0      | 35.0        |
| SN74LV4052ARGYR              | VQFN         | RGY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |



www.ti.com 11-Nov-2023

## **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LV4052AD    | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN74LV4052AN    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LV4052AN    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LV4052APW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN74LV4052APWE4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| SN74LV4052APWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |



SOP



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.

SOF



## NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SOF



### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# DGV (R-PDSO-G\*\*)

### **24 PINS SHOWN**

## PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-3/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (R-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)