







**[DDC264](http://www.ti.com/product/ddc264?qgpn=ddc264)**

SBAS368D –MAY 2006–REVISED DECEMBER 2016

# **DDC264 64-Channel, Current-Input Analog-to-Digital Converter**

# <span id="page-0-1"></span>**1 Features**

Texas

**INSTRUMENTS** 

- Single-Chip Solution to Directly Measure 64 Low-Level Currents
- Proven High-Precision, True Integrating Architecture With 100% Charge Collection
- Easy Upgrade for Existing DDC Family Applications
- Very Low Power: 3 mW/channel
- **Extremely Linear:** 
	- $INL = \pm 0.025\%$  of Reading  $\pm 1$  ppm of FSR
- Low Noise: 6.3 ppm of FSR
- Adjustable Full-Scale Range
- Adjustable Speed
	- Data Rates up to 6 kSPS With 20-bit **Performance**
	- Integration Times as low as 160 µs
- Daisy-Chainable Serial Interface
- In-Package Bypass Capacitors Simplify PCB Design

# <span id="page-0-2"></span>**2 Applications**

- CT Scanner DAS
- Photodiode Sensors
- X-Ray Detection Systems

<span id="page-0-3"></span><span id="page-0-0"></span>

**Simplified Schematic**

Protected by US Patent #5841310

# **3 Description**

Tools & [Software](http://www.ti.com/product/DDC264?dcmp=dsproject&hqs=sw&#desKit)

The DDC264 is a 20-bit, 64-channel, current-input analog-to-digital (A/D) converter. It combines both current-to-voltage and A/D conversion so that 64 separate low-level current output devices, such as photodiodes, can be directly connected to its inputs and digitized.

For each of the 64 inputs, the DDC264 uses the proven dual switched integrator front-end. This configuration allows for continuous current integration: while one integrator is being digitized by the onboard A/D converter, the other is integrating the input current. This architecture provides both a very stable offset and a loss-less collection of the input current. Adjustable integration times range from 160 µs to 1 s, allowing currents from fAs to µAs to be continuously measured with outstanding precision.

The DDC264 has a serial interface designed for daisy-chaining in multi-device systems. Simply connect the output of one device to the input of the next to create the chain. Common clocking feeds all the devices in the chain so that the digital overhead in a multi-DDC264 system is minimal.

The DDC264 uses a 5-V analog supply and a 2.7-V to 3.6-V digital supply. Bypass capacitors within the DDC264 package help minimize the external component requirements. Operating over the temperature range of 0°C to 70°C, the DDC264 100-pin NFBGA package is offered in two versions: the DDC264C for low-power applications, and the DDC264CK when higher speeds are required.

### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



Product Folder Links: *[DDC264](http://www.ti.com/product/ddc264?qgpn=ddc264)*

Downloaded From [Oneyac.com](https://www.oneyac.com)





# <span id="page-2-0"></span>**5 Device Comparison Table**





# <span id="page-3-0"></span>**6 Pin Configuration and Functions**



### **Pin Functions**





# <span id="page-4-0"></span>**7 Specifications**

# <span id="page-4-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



# <span id="page-5-0"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

# <span id="page-5-1"></span>**7.5 Electrical Characteristics**

at  $T_A = 25^{\circ}$ C, AVDD = 5 V, DVDD = 3 V, VREF = 4.096 V,  $t_{INT} = 333 \,\mu s$  for DDC264C or 166  $\mu s$  for DDC264CK, and range  $= 3$  (150 pC) (unless otherwise noted)



<span id="page-5-2"></span>(1) Input is less than 1% of full-scale.

 $(2)$  CSENSOR is the capacitance seen at the DDC264 inputs from wiring, photodiode, etc.

(3) FSR is full-scale range.

 $\overline{(4)}$  A best-fit line is used in measuring nonlinearity.<br>(5) Matching between side A and side B of the sam

(5) Matching between side A and side B of the same input.

Voltage produced by the DDC264 at its input that is applied to the sensor.

(7) Ensured by design; not production tested.<br>(8) Range drift does not include external refer

(8) Range drift does not include external reference drift.<br>
(9) Input reference current decreases with increasing  $t_{\text{IN}}$ Input reference current decreases with increasing t<sub>INT</sub> (see *Voltage [Reference](#page-25-0)*).

6



# **Electrical Characteristics (continued)**

at  $T_A = 25^{\circ}$ C, AVDD = 5 V, DVDD = 3 V, VREF = 4.096 V,  $t_{INT} = 333 \,\mu s$  for DDC264C or 166  $\mu s$  for DDC264CK, and range =  $3(150 pC)$  (unless otherwise noted)



(10) Data format is straight binary with a small offset. The number of bits in the output word is controlled by the format bit.

<span id="page-6-1"></span><span id="page-6-0"></span>

# **Table 1. NOISE vs CSENSOR (1)**

(1) Noise in [Table](#page-6-1) 1 is expressed in three different units for reader convenience. The first section lists noise in units of parts per million of full-scale range; the second section shows noise as an equivalent input charge (in fC); and the third section converts noise to electrons. **[DDC264](http://www.ti.com/product/ddc264?qgpn=ddc264)** SBAS368D –MAY 2006–REVISED DECEMBER 2016 **[www.ti.com](http://www.ti.com)**



# **7.6 Typical Characteristics**

at  $T_A = 25^{\circ}C$  (unless otherwise noted)

<span id="page-7-0"></span>



# **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}C$  (unless otherwise noted)



Downloaded From **[Oneyac.com](https://www.oneyac.com)** 

**EXAS ISTRUMENTS** 

# **Typical Characteristics (continued)**

at  $T_A = 25^{\circ}C$  (unless otherwise noted)





# <span id="page-10-0"></span>**8 Detailed Description**

# <span id="page-10-1"></span>**8.1 Overview**

The DDC264 contains 64 identical input channels (see *[Functional](#page-12-0) Block Diagram*) that perform the function of current-to-voltage integration followed by a multiplexed A/D conversion. Each input has two integrators (see [Figure](#page-10-2) 18) so that the current-to-voltage integration can be continuous in time. The DDC264 continuously integrates the input signal by switching integrations between side A and side B.

For example, while side A integrates the input signal, the side B outputs are digitized by the onboard ADC. This integration and A/D conversion process is controlled by the convert pin, CONV. The results from side A and side B of each signal input are stored in a serial output shift register. The DVALID output goes low when the shift register data are ready to be retrieved.



**Figure 18. Dual Switched Integrator Architecture**

<span id="page-10-2"></span>[Figure](#page-11-0) 19 shows a few integration cycles beginning after the device has been powered up, reset, and the Configuration Register has been programmed. The top signal is CONV and is supplied by the user. The *integration status* trace indicates which side is integrating. The output digital interface of the DDC264 sends the digital results through a synchronous serial interface that consists of a data clock (DCLK), a valid data pin (DVALID), a serial data output pin (DOUT), and a serial data input pin (DIN). As described above, DVALID goes active low when data are ready to be retrieved from the DDC264. It stays low until DCLK is taken high and then back low by the user. The text below the DVALID pulse indicates the side of the data available to be read. The arrow is used to match the data to the corresponding integration. [Table](#page-11-1) 2 shows the timing specifications for [Figure](#page-11-0) 19.



# **Overview (continued)**



**Figure 19. Integration Sequence Timing**

## **Table 2. Timing Requirements for Integration Sequence Timing**

<span id="page-11-1"></span><span id="page-11-0"></span>

(1) Internal clock frequency =  $5$  MHz<br>(2) Internal clock frequency =  $10$  MHz

Internal clock frequency = 10 MHz



Finally, a second set of digital signals (DIN\_CFG and CLK\_CFG pins, see *[Configuration](#page-20-1) Register — Read and Write [Operations](#page-20-1)*) is used to configure the DDC264 by addressing a dedicated register.

# <span id="page-12-0"></span>**8.2 Functional Block Diagram**



Copyright © 2016, Texas Instruments Incorporated

# <span id="page-12-1"></span>**8.3 Feature Description**

### <span id="page-12-2"></span>**8.3.1 Dual Switched Integrator: Basic Integration Cycle**

The topology of the front end of the DDC264 is an analog integrator as shown in [Figure](#page-13-0) 20. In this diagram, only input IN1 is shown. The input stage consists of an operational amplifier, a selectable feedback capacitor network  $(C_F)$ , and several switches that implement the integration cycle. The timing relationships of all of the switches shown in [Figure](#page-13-0) 20 are illustrated in [Figure](#page-14-0) 21. [Figure](#page-14-0) 21 conceptualizes the operation of the integrator input stage of the DDC264 and must not be used as an exact timing tool for design.



## **Feature Description (continued)**

See [Figure](#page-14-1) 22 for the block diagrams of the reset, integrate, wait, and convert states of the integrator section of the DDC264. This internal switching network is controlled externally with the convert pin (CONV) and the system clock (CLK). For the best noise performance, CONV must be synchronized with the falling edge of CLK. TI recommends toggling CONV within ±10 ns of the falling edge of CLK.

The noninverting inputs of the integrators are connected to the QGND pin. Consequently, the DDC264 analog ground, QGND, must be as clean as possible. In [Figure](#page-13-0) 20, the feedback capacitors  $(C_F)$  are shown in parallel between the inverting input and output of the operational amplifier. At the beginning of a conversion, the switches  $S_{A/D}$ ,  $S_{INTA}$ ,  $S_{INTB}$ ,  $S_{REF1}$ ,  $S_{REF2}$ , and  $S_{REFB}$  are set (see [Figure](#page-14-0) 21).

At the completion of an A/D conversion, the charge on the integration capacitor  $(C_F)$  is reset with S<sub>REF1</sub> and SRESET (see [Figure](#page-14-1) 21 and Figure 22a). This process is done during reset. In this manner, the selected capacitor is charged to the reference voltage, VREF. Once the integration capacitor is charged,  $S_{REF1}$  and  $S_{RESFT}$  are switched so that VREF is no longer connected to the amplifier circuit while it waits to begin integrating (see [Figure](#page-14-1) 22b). With the rising edge of CONV, S<sub>INTA</sub> closes, which begins the integration of side A. This process puts the integrator stage into its integrate mode (see [Figure](#page-14-1) 22c).

Charge from the input signal is collected on the integration capacitor, causing the voltage output of the amplifier to decrease. The falling edge of CONV stops the integration by switching the input signal from side A to side B  $(S<sub>INTA</sub>$  and  $S<sub>INTB</sub>$ ). Prior to the falling edge of CONV, the signal on side B was converted by the A/D converter and reset during the time that side A was integrating. With the falling edge of CONV, side B starts integrating the input signal. At this point, the output voltage of the side A operational amplifier is presented to the input of the A/D converter (see [Figure](#page-14-1) 22d).

A special elecrostatic discharge (ESD) structure protects the inputs but does not increase current leakage on the input pins.



<span id="page-13-0"></span>**Figure 20. Basic Integration Configuration**



# **Feature Description (continued)**

<span id="page-14-0"></span>

<span id="page-14-1"></span>15



## **Feature Description (continued)**

### **8.3.2 Integration Capacitors**

There are four different capacitor configurations available on-chip for both sides of every channel in the DDC264. These internal capacitors are trimmed in production to achieve the specified performance for range error of the DDC264. The range control bits (Range[1:0]) set the capacitor value for all integrators. Consequently, all inputs and both sides of each input always have the same full-scale range. [Table](#page-15-1) 3 shows the capacitor value selected for each range selection.



### **Table 3. Range Selection**

### <span id="page-15-1"></span><span id="page-15-0"></span>**8.3.3 Voltage Reference**

The external voltage reference is used to reset the integration capacitors before an integration cycle begins. It is also used by the A/D converter while the converter is measuring the voltage stored on the integrators after an integration cycle ends. During this sampling, the external reference must supply the charge required by the A/D converter. For an integration time of 333  $\mu$ s, this charge translates to an average V<sub>RFF</sub> current of approximately 825 µA. The amount of charge required by the A/D converter is independent of the integration time; therefore, increasing the integration time lowers the average current. For example, an integration time of 800 µs lowers the average  $V_{RFE}$  current to 340 µA.

### **8.3.4 Serial Data Output and Control Interface**

### *8.3.4.1 System and Data Clocks (CLK and DCLK)*

The device internal clock is derived directly or after a divide by 4 from the CLK input (see Bit[13] in the configuration register). TI recommends driving the CLK pin with a free-running clock source (that is, do not start and stop CLK between conversions). Make sure the clock signals are clean—avoid overshoot or ringing.

As explained in *[Overview](#page-10-1)*, DCLK is used to read out the data (more details in the following sections). For best performance, generate CLK and DCLK clocks from the same clock source. Disable DCLK by taking it low after the data have been shifted out and while CONV is transitioning.

When using multiple DDC264 devices, pay close attention to the DCLK distribution on the printed-circuit board (PCB). In particular, make sure to minimize skew in the DCLK signal because this can lead to timing violations in the serial interface specifications. See *Cascading Multiple [Converters](#page-17-0)* for more details.

### *8.3.4.2 CONV: Setting the Integration Time*

As explained in *[Overview](#page-10-1)*, one integration cycle happens between two consecutive CONV signal edges. For the best noise performance, CONV must be synchronized with the falling edge of CLK. TI recommends toggling CONV within ±10 ns of the falling edge of CLK.

The minimum  $t_{INT}$  for the DDC264 scales directly with the internal clock frequency. With an internal clock frequency of 10 MHz, the minimum time is 160 μs, which is achieved with the right register settings (see *[Configuration](#page-20-1) Register — Read and Write Operations* for more details). If the minimum integration time is violated, the DDC264 stops continuously integrating the input signal. To return to normal operation (that is, continuous integration) after a violation of the minimum tINT specification, perform three integrations that each last for a minimum of 5000 internal clock periods. In other words, integrate three times with each integration lasting for at least 1 ms when using an internal clock frequency of 5 MHz. During this time, ignore the DVALID pin. Once the three integrations complete, normal continuous operation resumes, and data can be retrieved.



## *8.3.4.3 Data Valid (DVALID)*

The DVALID signal indicates that data are ready to be read. Data retrieval may begin after DVALID goes low. This signal is generated using an internal clock divided down from the system clock, CLK. The phase relationship between this internal clock and CLK is set when power is first applied and is random. Because the user must synchronize CONV with CLK, the DVALID signal has a random phase relationship with CONV. This uncertainty is  $\pm 1/f_{\text{CIX}}$ . Polling DVALID eliminates any concern about this relationship. If the data readback is timed from CONV, make sure to wait for the required amount of time. The data stored internally is lost if not read before the next DVALID.

### *8.3.4.4 Data Format*

The serial output data are provided in an offset binary code as shown in [Table](#page-16-0) 4. The format bit in the configuration register selects how many bits are used in the output word. When format  $= 1$ , 20 bits are used. When format  $= 0$ , the lower four bits are truncated so that only 16 bits are used. Note that the LSB size is 16 times bigger when format  $= 0$ . An offset is included in the output to allow slightly negative inputs (for example, from board leakages) from clipping the reading. This offset is approximately 0.4% of the positive full-scale.

<span id="page-16-0"></span>



(1) Excludes the effects of noise, INL, offset, and gain errors.

### <span id="page-16-2"></span>*8.3.4.5 Data Retrieval*

The data from the last conversion are available for retrieval on the falling edge of DVALID (see [Figure](#page-16-1) 23 and [Table](#page-17-1) 5). Data are shifted out on the falling edge of the data clock, DCLK.

Make sure not to retrieve data around changes in CONV because this change can introduce noise. Stop activity on DCLK at least 2 µs before or after a CONV transition.

Setting the format bit  $= 0$  (16-bit output word) reduces the time required to retrieve data by 20% because there are fewer bits to shift out. This technique can be useful in multichannel systems requiring only 16 bits of resolution.



<span id="page-16-1"></span>

<span id="page-17-1"></span>

### **Table 5. Timing for DDC264 Data Retrieval**

### <span id="page-17-0"></span>**8.3.4.5.1 Cascading Multiple Converters**

Multiple DDC264 devices can be connected in a serial configuration; see [Figure](#page-17-2) 24.

DOUT can be used with DIN to daisy-chain multiple DDC264 devices together to minimize wiring. In this mode of operation, the serial data output is shifted through multiple DDC264s; see [Figure](#page-17-2) 24.

[Figure](#page-17-3) 25 shows the timing diagram when the DIN input is used to daisy-chain several devices. [Table](#page-17-4) 6 gives the timing specification for data retrieval using DIN.



**Figure 24. Daisy-Chained DDC264s**

<span id="page-17-2"></span>

(1) See *Cascading Multiple [Converters](#page-17-0)*.

**Figure 25. Timing Diagram When Using DDC264 DIN Function**

|  |  |  |  |  |  | Table 6. Timing for DDC264 Data Retrieval Using DIN |
|--|--|--|--|--|--|-----------------------------------------------------|
|--|--|--|--|--|--|-----------------------------------------------------|

<span id="page-17-4"></span><span id="page-17-3"></span>



### **8.3.4.5.2 Retrieval Before CONV Toggles**

In this method, data retrieval begins soon after DVALID goes low and finishes before CONV toggles, as shown in [Figure](#page-18-0) 26. For best performance, data retrieval must stop  $t_{SDCV}$  before CONV toggles. This method is most appropriate for longer integration times and yields the best performance results as the output interface toggling noise does not interfere with the ADC conversion operation. The maximum time available for readback is  $t_{\text{INT}} - t_{\text{CMDR}} - t_{\text{SDCV}}$ . The maximum number of DDC264s that can be daisy-chained together (format = 1) is calculated by [Equation](#page-18-1) 1.

$$
\frac{t_{INT} - (t_{DR} + t_{SDCV})}{(20 \times 64)\tau_{DCLK}}
$$

Note: (16 x 64) $\tau_{\text{DCLK}}$  is used for format = 0, where  $\tau_{\text{DCLK}}$  is the period of the data clock (1)

<span id="page-18-2"></span><span id="page-18-1"></span>For example, if  $t_{INT}$  = 1000 µs and DCLK = 20 MHz, the maximum number of DDC264s with format = 1 is shown in [Equation](#page-18-2) 2.



**Figure 26. Readback Before CONV Toggles**

### **Table 7. Timing for Readback**

<span id="page-18-0"></span>

### <span id="page-18-4"></span>**8.3.4.5.3 Retrieval After CONV Toggles**

For shorter integration times, more time is available if data retrieval begins after CONV toggles and ends before the new data are ready. Data retrieval must wait  $t_{SDCV}$  after CONV toggles before beginning. See [Figure](#page-19-1) 27 for an example of this timing sequence. The maximum time available for retrieval is  $t_{DR}$  – ( $t_{SDCV}$  +  $t_{HDDODV}$ ), regardless of  $t_{\text{INT}}$ . The maximum number of DDC264s that can be daisy-chained together with format = 1 is calculated by [Equation](#page-18-3) 3.

$$
\frac{274\mu s}{(20 \times 64)z}
$$

 $(20 \times 64) \tau_{DCLK}$ 

Note:  $(16 \times 64) \tau_{DCLK}$  is for format = 0 (3)

<span id="page-18-3"></span>For DCLK = 20 MHz, the maximum number of DDC264s is four (or five for format = 0).





**Figure 27. Readback After CONV Toggles**

### <span id="page-19-4"></span><span id="page-19-1"></span>**8.3.4.5.4 Retrieval Before and After CONV Toggles**

For the absolute maximum time for data retrieval, data can be retrieved before and after CONV toggles. Nearly all of  $t_{\text{INT}}$  is available for data retrieval. [Figure](#page-19-2) 28 illustrates how this process is done by combining the two previous methods. Pause the retrieval during CONV toggling to prevent digital noise, as discussed previously, and finish before the next data are ready. The maximum number of DDC264s that can be daisy-chained together with format  $= 1$  is calculated by [Equation](#page-19-3) 4.

$$
\frac{t_{INT} - (t_{SDCV} + t_{SDCV} + t_{HDDDV})}{(20 \times 64)\tau_{DCLK}}
$$
  
Note: (16 x 64) $\tau_{DCLK}$  is used for format = 0 (4)

<span id="page-19-3"></span>For t<sub>INT</sub> = 400 µs and DCLK = 20 MHz, the maximum number of DDC264s is six (or seven for format = 0).



**Figure 28. Readback Before and After CONV Toggles**

# <span id="page-19-2"></span><span id="page-19-0"></span>**8.4 Device Functional Modes**

There are no functional modes for this device.



### **[www.ti.com](http://www.ti.com)** SBAS368D –MAY 2006–REVISED DECEMBER 2016

### <span id="page-20-0"></span>**8.5 Programming**

### **8.5.1 Reset (RESET)**

The DDC264 is reset asynchronously by taking the RESET input low, as shown in [Figure](#page-20-2) 29. Make sure the release pulse is a minimum of  $t_{RST}$  wide. It is very important that RESET is glitch-free to avoid unintentional resets. The Configuration Register must be programmed immediately afterwards. After programming the DDC264, wait at least four conversions before using the data.



### **Figure 29. Reset Timing**

### <span id="page-20-2"></span><span id="page-20-1"></span>**8.5.2 Configuration Register — Read and Write Operations**

The Configuration Register must be programmed after power-up or a device reset. The DIN\_CFG, CLK\_CFG, and RESET pins are used to write to this register. When beginning a write operation, hold CONV low and strobe RESET; see [Figure](#page-21-0) 30. Then begin shifting in the configuration data on DIN CFG. Data are written to the Configuration Register most significant bit first. The data are internally latched on the falling edge of CLK\_CFG. Partial writes to the Configuration Register are not allowed, that is, make sure to send all 16 bits when updating the register.

Optional readback of the Configuration Register is available immediately after the write sequence. During readback, 320 '0's, then the 16-bit configuration data followed by a 4-bit revision ID and the check pattern are shifted out on the DOUT pin on the rising edge of DCLK. The check pattern can be used to check or verify the DOUT functionality.

### **NOTE**

With format = 1, the check pattern is 300 bits, with only the last 72 bits non-zero. This sequence of outputs is repeated twice for each DDC264 block and daisy-chaining is supported in configuration readback. [Table](#page-20-3) 9 shows the check pattern configuration during readback. [Table](#page-20-4) 8 shows the timing for the Configuration Register read and write operations. Strobe CONV to begin normal operation, that is, CONV must not toggle during the readback operation.

# **Table 8. Timing Requirements for the Configuration Register Read/Write**

<span id="page-20-4"></span><span id="page-20-3"></span>

### **Table 9. Check Pattern During Readback**



**[DDC264](http://www.ti.com/product/ddc264?qgpn=ddc264)**





CLK must be running during Configuration Register write and read operations.

<span id="page-21-0"></span>In 16-bit mode (format = 0), only 256 0s are read before the Configuration Register write and read operations.

**Figure 30. Configuration Register Write and Read Operations**



## <span id="page-22-0"></span>**8.6 Register Maps**

### **Configuration Register Bit Assignments**



### **Bits 15:14 These bits must always be set to** *0***.**

### **Bit 13 Clkdiv**

The Clkdiv input enables an internal divider on the system clock as shown in [Table](#page-22-1) 10. When Clkdiv  $= 1$ , the system clock is divided by 4. This configuration allows a system clock that is faster by a factor of four, which in turn provides a finer quantization of the integration time, because the CONV signal must be synchronized with the system clock for the best performance.

0 = Internal clock divider set to 1

 $1 =$  Internal clock divider set to 4

## **Table 10. Clkdiv Operation**

<span id="page-22-1"></span>

24

# <span id="page-23-0"></span>**9 Application and Implementation**

# **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# <span id="page-23-1"></span>**9.1 Application Information**

A typical application case of the DDC family of products, including the DDC264, is the measurement of currents produced by photodiodes when excited by light, or the equivalent charge over a period of time (see [Equation](#page-23-2) 5). The DDC264 can measure 64 channels simultaneously. As explained in *[Functional](#page-12-0) Block Diagram*, the measurement is done by integrating the currents during a given time, set by the two consecutive edges of the CONV signal, provided by the system, see [Figure](#page-11-0) 19. The result of the integration is shown in [Equation](#page-23-2) 5.

<span id="page-23-2"></span>
$$
Q = \int_{t_i}^{t_f} i(t) dt
$$

where

- $t_i$  and  $t_f$  represent the instant where the integration starts and finishes, respectively
- $i(t)$  the input current (which is a function of time)
- Q the reported result by the DDC (5)

All temporal information of i in that interval is lost and only an equivalent average i can be obtained.

The user must also provide a CLK signal used to run all the internal circuits, including the ADCs, which converts the result of the integration and generate a DVALID pulse to indicate that the conversion is done. The controller, then, can read that data, before it gets erased by the next conversion. The following sections explain the necessary control signals to operate the device, and the choices that the circuit designer can make.





# **9.2 Typical Application**

<span id="page-24-0"></span>

<span id="page-24-1"></span>



# **Typical Application (continued)**

### **9.2.1 Design Requirements**

For the following example, assume the user wants to measure the current coming from 128 photodiodes every 500 µs, and the maximum current per photodiode is 250 nA.

### **9.2.2 Detailed Design Procedure**

### *9.2.2.1 Input Connection*

[Figure](#page-24-1) 31 represents a top level schematic of a solution for this case. 2 DDC264 are used. Inputs are represented on the top schematic by the two connectors on the left and right sides.

The photodiodes must be connected to the inputs in such a way that the current flows into the device. To achieve that, usually the anode of the photodiode is connected to the input of the device (see [Figure](#page-13-0) 20) and the cathode to a node with the same or higher voltage, in such a way that the photodiode is reverse biased or not biased at all. The application usually determines the choice. No bias minimizes dark current in the photodiode; therefore, minimizing errors during the integration or measurement of small signal currents. Nevertheless, the parasitic junction capacitance of the photodiode decreases with the reverse bias voltage. The lower the input capacitance, the lower the input noise (see [Table](#page-6-1) 1). As such, applying a reverse bias reduces the noise of the measurement while increasing the dark current. The user must choose depending on their application. In applications with small signal currents, usually no bias is applied. In that case, the cathodes can be connected to AGND.

Notice that although only positive currents (in the direction towards the inside of the device) can be measured, the device has around 0.4% margin towards the negative excursion. In this way, small offsets and negative currents do not saturate the device in the bottom rail and can be detected and measured.

### *9.2.2.2 Selecting Integration Time, Device Clock, and Range*

The second step is to select the right integration time. There may be system level constraints that set this. For instance, to get at least a given number of readings per second. Going faster than that may not be helpful, degrade performance and increase power unnecessarily. In this case, the user wants to, at least, get 2 KSPS (integration time = 500 µs). With 500 µs, the maximum integrated charge would be 250 nA  $\times$  500 µs = 125 pC. This is too much for Range 2 (100 pC full scale) but falls comfortably in Range 3 (150 pC). As such, the likely preferred option is to use Range 3 by setting bits 9 and 10 to one. Another potential option is to run the device slightly faster such that Range 2 can be used. In this case, 100 pC/250 nA = 400 µs, or 2.5 KSPS. Notice that this frequency (the frequency at which input currents are sampled) is actually 2× the frequency of the CONV signal. That is, 400 µs is half the period of the CONV signal, i.e. the time between two consecutive edges of the CONV signal.

The user must check the specification and performance curves to see the differences between both ranges for the specific conditions. Normally, performance may be close in both cases and operating the device slower may give some extra advantage on power and help relax practical system constraints.

For this particular case, both choices can be supported with the lower speed version device (DDC264C version), which supports up to 3 KSPS. As such, to benefit from this, the user must set bit 7 to zero. In this mode, the maximum internal clock is 5 MHz, so the user can choose to drive the CLK pin of the device with a 5-MHz clock maximum or with a 20-MHz clock maximum and the internal divide by 4 (setting register bit 13 to one).

Notice that using a slower external clock is also possible, but the ADC conversion lasts longer (see  $t_{DR}$  in *[Table](#page-11-1) 2*). This affects the time left to capture data after DVALID and before CONV edge (see *[Reading](#page-26-0) the [Measurement](#page-26-0)*)

### <span id="page-25-0"></span>*9.2.2.3 Voltage Reference*

It is critical that  $V_{REF}$  be stable during the different modes of operation (see [Figure](#page-14-1) 22). The A/D converter measures the voltage on the integrator with respect to  $V_{RFF}$ . Because the integrator capacitors are initially reset to  $V_{REF}$ , any drop in  $V_{REF}$  from the time the capacitors are reset to the time when the converter measures the integrator output introduces an offset. It is also important that  $V_{REF}$  be stable over longer periods of time because changes in  $V_{REF}$  correspond directly to changes in the full-scale range. Finally,  $V_{REF}$  must introduce as little additional noise as possible.



## **Typical Application (continued)**

For these reasons, it is strongly recommended that the external reference source be buffered with an operational amplifier, as shown in [Figure](#page-26-1) 32. In this circuit, the voltage reference is generated by a +4.096 V reference. A low-pass filter to reduce noise connects the reference to an operational amplifier configured as a buffer. This amplifier must have low noise and input/output common-mode ranges that support  $V_{REF}$ . Even though the circuit in [Figure](#page-26-1) 32 might appear to be unstable because of the large output capacitors, it works well for the [OPA350.](http://focus.ti.com/docs/prod/folders/print/opa350.html) TI does not recommend a series resistor be placed at its output to improve stability, because this can cause a drop in V<sub>REF</sub> which produces large offsets. 10 µF and 0.7  $\Omega$  are good initial values for the decoupling network close to the DDC264, but may have to be optimized depending on its placement and board layout.



(1) Ceramic X5R capacitors are recommended.

**Figure 32. Recommended External Voltage Reference Circuit for Best Low-Noise Operation**

<span id="page-26-1"></span>[Figure](#page-24-1) 31 shows a portion of the driving circuit on the top part, driving one of the DDC264. This assumes that the output of the reference IC is routed from somewhere else, due, for instance, to space limitations on the board. Being the reference noise critical for the final performance of the system, TI recommends shielding and passing the filter the signal low. The bottom of [Figure](#page-24-1) 31 shows the second DDC264 where the reference is driven by the same buffer as the first DDC and only a decoupling network is added close to the device. This is again assuming space and cost limitations. Ideally the use of two different buffers, one close to each reference, isolates interactions between both devices from being coupled through the reference line.

### <span id="page-26-0"></span>*9.2.2.4 Reading the Measurement*

As explained in *Data [Retrieval](#page-16-2)*, the data can be read as soon as DVALID goes low. The user can choose to monitor this signal or simply wait a period of time predicted by  $t_{DR}$  in [Table](#page-11-1) 2. For this example, assuming that a CLK frequency of 5 MHz was selected, the data would be ready after approximately 276 µs. Staying with Range 3, the integration time is 500 µs and as such, after detecting DVALID, there is approximately 500  $\mu$ s – 276  $\mu$ s to read the data. We assume 220 µs to avoid getting too close to the CONV edge. In 20 bit mode, reading two DDC264, with daisy chain between DOUT and DIN, see [Figure](#page-24-1) 31, would take 128 x 20 x (1/32 MHz) = 80 µs, which fits in the interval between  $\overline{DVALID}$  and next CONV edge. This minimizes noise due to the DCLK and DOUT switching during the conversion of the ADC (which happens from CONV edge to /DVALID) and can help improve the performance. In [Figure](#page-24-1) 31, both converters are connected in daisy chain, which minimizes the number of traces being routed back to the controller. One small drawback of this approach versus shifting the data of both DDC264 in parallel (without the daisy chain) is that the outputs switch for longer time  $(2x)$ , increasing the total power by a small fraction (as the output switching power is only a small portion of the total power consumption). Another solution is to transfer part or all the data during the ADC conversion (see *[Retrieval](#page-19-4) Before and After CONV [Toggles](#page-19-4)* and *[Retrieval](#page-18-4) After CONV Toggles*). A potential way to minimize this noise, specially if the DOUT traces are long is to buffer them on board, close to the device.



### **9.2.3 Application Curve**

The frequency response of the DDC264 is set by the front-end integrators and is that of a traditional continuous time integrator, as shown in [Figure](#page-27-0) 33. By adjusting the integration time,  $t_{INT}$ , the user can change the 3-dB bandwidth and the location of the notches in the response. The frequency response of the A/D converter that follows the front-end integrator is of no consequence because the converter samples a held signal from the integrators. That is, the input to the A/D converter is always a DC signal. The output of the front-end integrators are sampled; therefore, aliasing can occur. Whenever the frequency of the input signal exceeds one-half of the sampling rate the signal folds back down to lower frequencies.



<span id="page-27-0"></span>**Figure 33. Frequency Response**



# <span id="page-28-0"></span>**10 Power Supply Recommendations**

# <span id="page-28-1"></span>**10.1 Power-Up Sequencing**

Before device power-up, all digital and analog inputs must be low. At the time of power-up, all of these signals must remain low until the power supplies have stabilized, as shown in [Figure](#page-28-3) 34. The analog supply must come up before or at the same time as the digital supply. At this time, begin supplying the master clock signal to the CLK pin. Wait for time t<sub>POR</sub>, then give a RESET pulse. After releasing RESET, the Configuration Register must be written. [Table](#page-28-4) 11 shows the timing for the power-up sequence.



**Figure 34. DDC264 Timing Diagram at Power-Up**





# <span id="page-28-4"></span><span id="page-28-3"></span><span id="page-28-2"></span>**10.2 Power Supplies and Grounding**

<span id="page-28-5"></span>Both AVDD and DVDD must be as quiet as possible. It is particularly important to eliminate noise from AVDD that is non-synchronous with the DDC264 operation. [Figure](#page-28-5) 35 illustrates how to supply power to the DDC264. Each DDC264 has internal bypass capacitors on AVDD and DVDD; therefore, the only external bypass capacitors typically required are 10-µF ceramic capacitors, one per PCB. TI recommends connecting both the analog and digital grounds (AGND and DGND) to a single ground plane on the PCB.



Copyright © 2016, Texas Instruments Incorporated

**Figure 35. Power Supply Connections**

# <span id="page-29-0"></span>**11 Layout**

# <span id="page-29-1"></span>**11.1 Layout Guidelines**

## <span id="page-29-2"></span>**11.1.1 Shielding Analog Signal Paths**

As with any precision circuit, careful PCB layout ensures the best performance. It is essential to make short, direct interconnections and avoid stray wiring capacitance—particularly at the analog input pins and QGND. The analog input pins are low-impedance and extremely sensitive to extraneous noise. The QGND pin must be treated as a sensitive analog signal and connected directly to the supply ground with proper shielding. Leakage currents between the PCB traces can exceed the input bias current of the DDC264 if shielding (guard) is not implemented. Digital signals (including digital supply) must be kept as far as possible from the analog input signals on the PCB. If possible, avoid running digital supply planes over analog ground or signals.

## **11.1.2 Power Supply Routing**

[Figure](#page-30-1) 36 shows a diagram summarizing the concept behind the power supply distribution used in the DDC264 evaluation module (EVM).

In theoretical terms, from an isolation perspective, generating all required supplies from different sources (LDOs) may be the best but may actually be not practical/too costly. In [Figure](#page-30-1) 36, an analog supply is used to generate and drive the VREF/Buffer supplies and the DDC AVDD. The AGND runs parallel to this plane (above or below). The VREF signal is also routed in the same location. As seen on the figure, these do not overlap with the digital supply/ground/signals at any moment.

Away from the analog portion, a digital supply can be used/shared between the FPGA and the DDC. Nevertheless a star configuration is used to isolate the effect between both as much as possible. For the same reason, the physical planes of both digital supplies are also separated.

Notice nevertheless, that it is not a bad practice to include places along the separation between all these planes to allow for shorts, whether through a zero value resistor or a ferrite bead. This enables fine tuning of the design performance.

### **11.1.3 Reference Routing**

In the case where only one reference buffer is used for multiple DDCs, all reference pins must be as isolated as possible from each other to avoid interactions between devices. One potential approach to this is to do a star connection where the traces to the reference of each device are connected to the others only at the output of the driver. Keep VREF shielded from any noisy signals, like digital traces or supplies.



### <span id="page-30-0"></span>**11.2 Layout Example**



<span id="page-30-1"></span>**Figure 36. DDC264 Layout Example**

### **FXAS NSTRUMENTS**

# <span id="page-31-0"></span>**12 Device and Documentation Support**

# <span id="page-31-1"></span>**12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# <span id="page-31-2"></span>**12.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# <span id="page-31-3"></span>**12.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-31-4"></span>**12.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-31-5"></span>**12.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-31-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com 5-Jan-2022

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





Pack Materials-Page 1



www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



Pack Materials-Page 2

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

**TEXAS** 

**INSTRUMENTS** 

# **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal



ZAW (S-PBGA-N100)

PLASTIC BALL GRID ARRAY



- A. All linear dimensions are in millimeters.
	- B. This drawing is subject to change without notice.
	- C. This is a Pb-free solder ball design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)