









LMZ20501 ZHCSDN1E - AUGUST 2012 - REVISED SEPTEMBER 2021

## LMZ20501 1A 纳米模块

### 1 特性

- 集成电感器
- 微型 3.5mm × 3.5mm × 1.75mm 封装
- 最大负载电流为 1A
- 输入电压范围为 2.7 V 至 5.5V
- 可调输出电压范围为 0.8V 至 3.6V
- 温度范围内的反馈容差为 ±1%
- 关断模式下静态电流为 2.4µA (最大值)
- 3MHz 固定 PWM 开关频率
- -40°C 至 125°C 的结温范围
- 电源正常状态标志功能
- 引脚可选开关模式
- 内部补偿和软启动
- 电流限制、热关断和 UVLO 保护
- 使用 LMZ20501 并借助 WEBENCH® Power Designer 创建定制设计方案

### 2 应用

- 负载点调节
- 空间受限型应用



### 3 说明

LMZ20501 纳米模块稳压器是一款易于使用的同步降 压直流/直流转换器,能够从最高 5.5V 的输入电压驱动 高达 1A 的负载电流,以极小的解决方案尺寸提供优异 的效率和输出精度。这种创新型封装将稳压器和电感器 包含在 3.5mm × 3.5mm × 1.75mm 的小体积中, 节省 了布板空间以及电容器选型所需的时间和开销。 LMZ20501 仅需要五个外部组件,其引脚设计可实现 简单、最优的 PCB 布局。该器件使用很少数量的外部 元件和 TI WEBENCH® 设计工具,提供一个易于使用 的完整设计。TI 的 WEBENCH 工具包含诸如外部元件 计算、电气模拟和 WebTherm® 等特性。有关焊接信 息,请参阅 SNOA401。

#### 器件信息

| 器件型号     | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |  |  |
|----------|-------------------|-----------------|--|--|
| LMZ20501 | USIP (8)          | 3.50mm × 3.50mm |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



Vout = 1.8V 时自动模式下的典型效率

Downloaded From Oneyac.com



### **Table of Contents**

| 1   | 8.1 Application Information          | 16                        |
|-----|--------------------------------------|---------------------------|
|     |                                      |                           |
|     | 8.3 Do's and Don'ts                  |                           |
|     | 9 Power Supply Recommendations       | <mark>2</mark> 3          |
|     | 10 Layout                            |                           |
|     | 10.1 Layout Guidelines               | 24                        |
|     | 10.2 Layout Example                  | 25                        |
|     |                                      |                           |
|     |                                      |                           |
|     |                                      |                           |
|     |                                      |                           |
|     |                                      |                           |
|     | 11.5 Trademarks                      |                           |
|     | 11.6 Electrostatic Discharge Caution | 28                        |
|     |                                      |                           |
|     |                                      |                           |
| 9   |                                      | 29                        |
| 13  |                                      |                           |
| .16 | ,                                    |                           |
|     | .13                                  | 1 8.2 Typical Application |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision D (August 2018) to Revision E (September 2021) | Page |
|----------------------------------------------------------------------|------|
| • 更新了整个文档中的表格、图和交叉参考的编号格式                                            | 1    |
| • Updated 图 7-3 title                                                | 10   |
| Changes from Revision C (April 2015) to Revision D (August 2018)     | Page |
| • 删除了 Simple Switcher 品牌;添加了 WEBENCH 链接                              | 1    |

### **5 Pin Configuration and Functions**



图 5-1. 8-Pins USIP Package (SIL) (Top View)

表 5-1. Pin Functions

|                                                                                                                           | ,    |                     |                                                                                                                                              |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------|------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN                                                                                                                       |      | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                  |  |  |  |  |
| NUMBER                                                                                                                    | NAME | I I FEV             | DESCRIPTION                                                                                                                                  |  |  |  |  |
| 1                                                                                                                         | PG   | 0                   | Power-good flag; open drain. Connect to logic supply through a resistor. High = power good; low = power bad. If not used, leave unconnected. |  |  |  |  |
| Enable input. High = On, Low = Off. A valid input voltage, on pin 8, must be present before EN is asserted. Do not float. |      |                     |                                                                                                                                              |  |  |  |  |
| 3                                                                                                                         | MODE | I                   | Mode selection input. High = forced PWM. Low = AUTO mode with PFM at light load. Do not float.                                               |  |  |  |  |
| 4                                                                                                                         | FB   | I                   | Feedback input to controller. Connect to output through feedback divider.                                                                    |  |  |  |  |
| 5                                                                                                                         | VOUT | Р                   | Regulated output voltage. Connect to C <sub>OUT</sub> .                                                                                      |  |  |  |  |
| 6                                                                                                                         | GND  | G                   | Ground for all circuitry. Reference point for all voltages                                                                                   |  |  |  |  |
| 7                                                                                                                         | NC   | _                   | This pin must be left floating. Do not connect to ground or any other node.                                                                  |  |  |  |  |
| 8                                                                                                                         | VIN  | Р                   | Input supply to regulator. Connect to input capacitor(s) as close as possible to the VIN pin and GND pin of the module.                      |  |  |  |  |
| EP                                                                                                                        | EP   | G                   | Ground and heat-sink connection. See † 10.1 for more information.                                                                            |  |  |  |  |

<sup>(1)</sup> G = Ground, I = Input, O = Output, P = Power

### **6 Specifications**

### **6.1 Absolute Maximum Ratings**

Under the recommended operating junction temperature range of -40°C to 125°C (unless otherwise noted) (1)

|                                                            | MIN   | MAX                  | UNIT |
|------------------------------------------------------------|-------|----------------------|------|
| VIN to GND                                                 | - 0.2 | 6                    | V    |
| EN, MODE, FB, PG, to GND <sup>(2)</sup>                    | - 0.2 | V <sub>IN</sub> +0.2 |      |
| VOUT to GND <sup>(2)</sup>                                 | - 0.2 | V <sub>IN</sub> +0.2 |      |
| Junction temperature                                       |       | 150                  | °C   |
| Peak soldering reflow temperature for Pb <sup>(3)</sup>    |       | 240                  | °C   |
| Peak soldering reflow temperature for No-Pb <sup>(3)</sup> |       | 260                  |      |
| Storage temperature range                                  | - 65  | 150                  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The absolute maximum voltage on this pin must not exceed 6 V with respect to ground. Do not allow the voltage on the output pin to exceed the voltage on the input pin by more than 0.2 V.
- (3) For soldering information, please refer to the following document: SNOA401.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

Under the recommended operating junction temperature range of -40°C to 125°C (unless otherwise noted) (1)

|                            | MIN | NOM MAX | UNIT |
|----------------------------|-----|---------|------|
| Input voltage              | 2.7 | 5.5     | V    |
| Output voltage programming | 0.8 | 3.6     | V    |
| Output voltage range (2)   | 0   | 3.6     | V    |
| Load current               | 0   | 1       | Α    |
| Power good flag current    | 0   | 4       | mA   |
| Junction temperature       | -40 | 125     | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Under no conditions should the output voltage be allowed to fall below zero volts.

### 6.4 Thermal Information

|                        |                                            | LMZ20501 |      |  |
|------------------------|--------------------------------------------|----------|------|--|
|                        | THERMAL METRIC(1)                          |          | UNIT |  |
|                        |                                            | 8 PINS   |      |  |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance     | 42.6     | °C/W |  |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance  | 20.8     | °C/W |  |
| R <sub> θ JB</sub>     | Junction-to-board thermal resistance       | 9.4      | °C/W |  |
| ΨJT                    | Junction-to-top characterization parameter | 1.5      | °C/W |  |

|                        | THERMAL METRIC <sup>(1)</sup>                | LMZ20501<br>USIP (SIL)<br>8 PINS | UNIT |
|------------------------|----------------------------------------------|----------------------------------|------|
| ψ ЈВ                   | Junction-to-board characterization parameter | 9.3                              | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.8                              | °C/W |

<sup>(1)</sup> The values given in this table are only valid for comparison with other packages and can not be used for design purposes. For design information please see the #8.2.1.5 section. For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Limits apply over the recommended operating junction temperature range of  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ , unless otherwise noted. Minimum and maximum limits are verified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN}$  = 3.6 V

|                     | PARAMETER                                         | TEST CONDITIONS                                  | MIN <sup>(1)</sup> | TYP  | MAX <sup>(1)</sup> | UNIT |
|---------------------|---------------------------------------------------|--------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>FB</sub>     | Feedback voltage                                  | V <sub>IN</sub> = 3.6 V                          | 0.594              | 0.6  | 0.606              | V    |
| I <sub>Q_AUTO</sub> | Operating quiescent current in AUTO mode          | AUTO mode, V <sub>FB</sub> = 0.8 V               |                    | 72   | 90                 | μΑ   |
| I <sub>Q_PWM</sub>  | Operating quiescent current in forced PWM mode    | PWM mode, V <sub>FB</sub> = 0.8 V                |                    | 490  | 620                | μΑ   |
| I <sub>Q_off</sub>  | Shutdown quiescent current <sup>(2)</sup>         | V <sub>IN</sub> = 3.6 V, V <sub>EN</sub> = 0.0 V |                    | 0.7  | 1.5                |      |
|                     |                                                   | V <sub>IN</sub> = 5.5 V, V <sub>EN</sub> = 0.0 V |                    | 1.0  | 2.4                | μA   |
| V <sub>UVLO</sub>   | Input supply undervoltage lockout thresholds      | Rising                                           |                    | 2.5  |                    | V    |
|                     |                                                   | Falling                                          |                    | 2.3  |                    | V    |
| V <sub>EN</sub>     | High level input voltage                          | V <sub>IH</sub>                                  | 1.4                |      |                    | V    |
|                     | Low level input voltage                           | V <sub>IL</sub>                                  |                    |      | 0.4                | V    |
| V <sub>MODE</sub>   | High level input voltage                          | V <sub>IH</sub>                                  | 1.2                |      |                    | V    |
|                     | Low level input voltage                           | V <sub>IL</sub>                                  |                    |      | 0.4                | V    |
| I <sub>LIM</sub>    | Peak switch current limit <sup>(3)</sup>          |                                                  | 1.3                | 1.7  |                    | Α    |
| F <sub>osc</sub>    | Internal oscillator frequency                     |                                                  | 2.5                | 3.0  | 3.2                | MHz  |
| T <sub>ON</sub>     | Minimum switch on time <sup>(5)</sup>             |                                                  |                    | 50   |                    | ns   |
| T <sub>ss</sub>     | Soft-start time <sup>(5)</sup>                    |                                                  |                    | 800  |                    | μs   |
| $R_{PG}$            | Power-good flag pulldown R <sub>dson</sub>        |                                                  | 40                 | 70   | 110                | Ω    |
| V <sub>PG1</sub>    | Power good flag, undervoltage trip <sup>(4)</sup> | % of feedback voltage, rising                    |                    | 92%  |                    |      |
| V <sub>PG2</sub>    | Power good flag, undervoltage trip <sup>(4)</sup> | % of feedback voltage, falling                   |                    | 88%  |                    |      |
| $V_{PG3}$           | Power good flag, overvoltage trip <sup>(4)</sup>  | % of feedback voltage, rising                    |                    | 112% |                    |      |
| $V_{PG4}$           | Power good flag, overvoltage trip <sup>(4)</sup>  | % of feedback voltage, falling                   |                    | 108% |                    |      |
| T <sub>SD</sub>     | Thermal shutdown <sup>(5)</sup>                   | Rising threshold                                 |                    | 159  |                    | °C   |
|                     | Thermal shutdown hysteresis <sup>(5)</sup>        |                                                  |                    | 15   |                    | °C   |

<sup>(1)</sup> MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range are verified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

<sup>(2)</sup> Shutdown current includes leakage current of the switching transistors.

<sup>(3)</sup> This is the peak switch current limit measured with a slow current ramp. Due to inherent delays in the current limit comparator, the peak current limit measured at 3MHz will be larger.

<sup>(4)</sup> See #7.3.6 for explanation of voltage levels.

<sup>(5)</sup> This parameter is not tested in production.



### **6.6 System Characteristics**

The following specifications apply to the circuit found in 8 8-1 with the appropriate modifications from 8 8-1. **These** parameters are not tested in production and represent typical performance only. Unless otherwise stated the following conditions apply:  $T_A = 25$ °C.

|                    | PARAMETER                                                           | TEST CONDITIONS                                                                          | MIN TYP | MAX | UNIT     |
|--------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------|-----|----------|
|                    |                                                                     | V <sub>OUT</sub> = 1.2 V,<br>V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 0 A to 1 A, PWM   | 0.14%   |     |          |
| Load<br>Regulation | Percent output voltage change for the given load current change     | V <sub>OUT</sub> = 1.8 V<br>V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 0 A to 1 A, PWM    | 0.15%   |     |          |
|                    |                                                                     | V <sub>OUT</sub> = 3.3 V<br>V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 0 A to 1 A, PWM    | 0.11%   |     |          |
|                    |                                                                     | V <sub>OUT</sub> = 1.2 V<br>I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 3 V to 5 V, PWM    | 0.16%   |     |          |
| Line<br>Regulation | Percent output voltage change for the given change in input voltage | V <sub>OUT</sub> = 1.8 V<br>I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 3 V to 5 V, PWM    | 0.12%   |     |          |
|                    |                                                                     | V <sub>OUT</sub> = 3.3 V<br>I <sub>OUT</sub> = 1 A,V <sub>IN</sub> = 4 V to 5 V, PWM     | 0.1%    |     |          |
|                    |                                                                     | V <sub>OUT</sub> = 1.2 V<br>I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 5 V, PWM           | 3.3     |     |          |
| V <sub>R-PWM</sub> | Output voltage ripple in PWM                                        | V <sub>OUT</sub> = 1.8 V<br>I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 5 V, PWM           | 3.3     |     | mV pk-pk |
|                    |                                                                     | V <sub>OUT</sub> = 3.3V<br>I <sub>OUT</sub> = 1 A, V <sub>IN</sub> = 5 V, PWM            | 4.2     |     |          |
|                    | Output voltage ripple in PFM                                        | V <sub>OUT</sub> = 1.2V<br>I <sub>OUT</sub> = 1 mA, V <sub>IN</sub> = 3 V, PFM           | 22      |     | mV pk-pk |
| V <sub>R-PFM</sub> |                                                                     | $V_{OUT}$ = 1.8 V $I_{OUT}$ = 1 mA, $V_{IN}$ =3 V, PFM                                   | 22      |     |          |
|                    |                                                                     | V <sub>OUT</sub> = 3.3 V<br>I <sub>OUT</sub> = 1 mA, V <sub>IN</sub> = 5 V, PFM          | 40      |     |          |
|                    |                                                                     | $V_{OUT}$ = 1.2 V $V_{IN}$ = 5 V, $I_{OUT}$ = 0 A to 1 A, Tr = Tf = 2 $\mu$ s, PWM       | ±60     |     |          |
| Load<br>Transient  | Output voltage deviation from nominal due to a load current step    | $V_{OUT}$ = 1.8 V $V_{IN}$ = 5 V, $I_{OUT}$ = 0 A to 1 A, Tr = Tf = 2 $\mu$ s, PWM       | ±50     |     | mV       |
|                    |                                                                     | $V_{OUT}$ = 3.3 V $V_{IN}$ = 5 V, $I_{OUT}$ = 0 A to 1 A, $Tr$ = $Tf$ = 2 $\mu$ s, $PWM$ | ±60     |     |          |
|                    |                                                                     | $V_{OUT}$ = 1.2V $I_{OUT}$ = 1 A, $V_{IN}$ = 3 V to 5 V, Tr = Tf = 50 $\mu$ s, PWM       | 25      |     | mV pk-pk |
| Line<br>Transient  | Output voltage deviation due to an input voltage step               | $V_{OUT}$ = 1.8 V $I_{OUT}$ = 1 A, $V_{IN}$ = 3 V to 5 V, Tr = Tf = 50 $\mu$ s, PWM      | 30      |     |          |
|                    |                                                                     | $V_{OUT}$ = 3.3 V $I_{OUT}$ = 1 A, $V_{IN}$ = 4 V to 5 V, Tr = Tf = 50 $\mu$ s, PWM      | 20      |     |          |

The following specifications apply to the circuit found in 8 8-1 with the appropriate modifications from 8 8-1. **These** parameters are not tested in production and represent typical performance only. Unless otherwise stated the following conditions apply:  $T_A = 25$ °C.

|   | PARAMETER            | TEST CONDITIONS                                                             | MIN | TYP | MAX | UNIT |
|---|----------------------|-----------------------------------------------------------------------------|-----|-----|-----|------|
|   |                      | V <sub>OUT</sub> = 1.2 V<br>V <sub>IN</sub> = 3 V                           |     | 87% |     |      |
|   | Peak efficiency      | V <sub>OUT</sub> = 1.8 V<br>V <sub>IN</sub> = 3 V                           |     | 91% |     |      |
|   |                      | V <sub>OUT</sub> = 3.3 V<br>V <sub>IN</sub> = 4.2 V                         |     | 94% |     |      |
| η | Full load efficiency | V <sub>OUT</sub> = 1.2 V<br>V <sub>IN</sub> = 3 V, I <sub>OUT</sub> = 1 A   |     | 83% |     |      |
|   |                      | $V_{OUT} = 1.8 V$<br>$V_{IN} = 3 V, I_{OUT} = 1 A$                          |     | 87% |     |      |
|   |                      | V <sub>OUT</sub> = 3.3 V<br>V <sub>IN</sub> = 4.2 V, I <sub>OUT</sub> = 1 A |     | 93% |     |      |



### **6.7 Typical Characteristics**

Unless otherwise specified the following conditions apply:  $V_{IN} = 3.6 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .





### 7 Detailed Description

### 7.1 Overview

The LMZ20501 nano module is a voltage mode buck regulator with an integrated inductor. Input voltage feedforward is used to compensate for loop gain variation with input voltage. Two operating modes allow the user to tailor the regulator to their specific requirements. In forced PWM mode, the regulator operates as a full synchronous device with a 3 MHz (typical) switching frequency and very low output voltage ripple. In AUTO mode, the regulator moves into PFM when the load current drops below the mode change threshold (see  $\ddagger$  8.2.2). In PFM, the device regulates the output voltage between wider ripple limits than in PWM. This results in much smaller supply current than in PWM, at light loads, and high efficiency. A simplified block diagram is shown in  $\ddagger$  7.2.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Nano Scale Package

The LMZ20501 incorporates world class package technology to provide a 1-A power supply with a total volume of only 21 mm³ (excluding external components). All that is required for a complete power supply is the addition of feedback resistors to set the output voltage and the input and output filter capacitors. 图 7-1 and 图 7-2 show the LMZ20501 package. The regulator die is embedded into a PCB substrate while the power inductor is mounted on top. Vias and copper clad are used to make the connections to the die, inductor, and the external components. This package is MSL3-compliant.





图 7-2. Package Side View Drawing

Copper Clad

### 7.3.2 Internal Synchronous Rectifier

The LMZ20501 uses an internal NMOS FET as a synchronous rectifier to minimize switch voltage drop and increase efficiency. The NMOS is designed to conduct through its body diode during switch dead time. This dead time is imposed to prevent supply current "shoot-through".

#### 7.3.3 Current Limit Protection

The LMZ20501 incorporates cycle-by-cycle peak current limit on both the high- and low-side MOSFETs. This feature limits the output current in case the output is overloaded. During the overload, the peak inductor current is limited to that value found in  $\ddagger$  6.5 under the heading of "I<sub>LIM</sub>".

In addition to current limit, a short circuit protection mode is also implemented. When the feedback voltage is brought down to less than 300 mV, but greater than 150 mV, by a short circuit, the synchronous rectifier is turned off. This provides more voltage across the inductor to help maintain the required volt-second balance. If a "harder" short brings the feedback voltage to below 150 mV, the current limit and switching frequency are both reduced to approximately one half of the nominal values. In addition, when the current limit is tripped, the device stops switching for approximately 85  $\mu$ s. At the end of the time-out, switching resumes and the cycle repeats until the short is removed.

The effect of both overload and short circuit protection can be seen in [8] 7-3. This graph demonstrates that the device will supply slightly more than 1 A to the load when in overload and much less current during fold-back mode. This is typical behavior for any regulator with this type of current limit protection.



图 7-3. Typical Current Limit Profile  $V_{IN}$  = 5 V,  $V_{OUT}$  = 3.3 V

### 7.3.4 Start-Up

Start-up and shutdown of the LMZ20501 is controlled by the EN input. The characteristics of this input are found in  $\dagger$  6.5. A valid input voltage must be present on VIN before the enable control is asserted. The maximum voltage on the EN pin is 5.5 V or V<sub>IN</sub>, whichever is smaller. Do not allow this input to float.

The LMZ20501 features a current limit based soft start that prevents large inrush currents and output overshoots as the regulator is starting up. The peak inductor current is stepped-up in a staircase fashion during the soft start period. A typical start-up event is shown in 🛭 7-4:



图 7-4. Typical Start-Up Waveforms,  $V_{IN}$  = 5 V,  $V_{OUT}$  = 3.3 V,  $I_{OUT}$  = 1 A

### 7.3.5 Dropout Behavior

When the input voltage is close to the output voltage, the regulator will operate at very large duty cycles. Normal time delays of the internal circuits prevents the attainment of controlled duty cycles near 100%. In this condition, the LMZ20501 will skip switching cycles to maintain regulation with the highest possible input-to-output ratio. Some increase in output voltage ripple can appear as the regulator skips cycles. As the input voltage gets closer to the output voltage, the regulator will eventually reach 100% duty cycle, with the high side switch turned on. The output will then follow the input voltage minus the drop across the high-side switch and inductor resistance. 

8 7-5 and 7-6 show typical dropout behavior for output voltages of 2.5 V and 3.3 V.

Since the internal gate drive levels of the LMZ20501 are dependent on input voltage, the  $R_{dson}$  of the power FETs will increase at low input voltages. This will result in degraded efficiency at input voltages below approximately 2.9 V. Also, combinations of low input voltage and high output voltage increase the effective switch duty cycle, which can result in increased output voltage ripple.





图 7-5. Typical Dropout Behavior, V<sub>OUT</sub> = 2.5 V



图 7-6. Typical Dropout Behavior, V<sub>OUT</sub> = 3.3 V

### 7.3.6 Power Good Flag Function

The operation of the power good flag function is described in the diagram shown in \( \begin{align\*} \frac{7-7}{2} \end{align\*}. \)



图 7-7. Typical Power Good-Flag Operation

This output consists of an open-drain NMOS with an  $R_{dson}$  of approximately 70  $\,^{\Omega}$ . When used, the power-good flag should be connected to a logic supply through a pullup resistor. It can also be pulled up to either  $V_{IN}$  or  $V_{OUT}$  through an appropriate resistor, as desired. If this function is not needed, the PG output should be left floating. The current through this flag pin should be limited to less than 4 mA. A pullup resistor of greater than or equal to 1.5 k $^{\Omega}$  will satisfy this requirement. When the EN input is pulled low, the PG flag output will also be forced low, assuming a valid input voltage is present at the VIN pin.

#### 7.3.7 Thermal Shutdown

The LMZ20501 incorporates a thermal shutdown feature to protect the device from excessive die temperatures. The device will stop switching when the internal die temperature reaches about 159°C. Switching will resume when the die temperature drops to about 144°C.

#### 7.4 Device Functional Modes

Please refer to  $\frac{1}{8}$  7-1 and the following paragraphs for a detailed description of the functional modes of the LMZ20501. These modes are controlled by the MODE input as shown in  $\frac{1}{8}$  7-1. The maximum voltage on the MODE pin is 5.5 V or  $V_{IN}$ , whichever is smaller. This input must not be allowed to float.

表 7-1. Mode Selection

| MODE PIN VOLTAGE | OPERATION                                                                                                                                                                                                         |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| > 1.2 V          | Forced PWM: The regulator operates in constant frequency, PWM mode for all loads from no-load to full load; no diode emulation is used.                                                                           |
| < 0.4 V          | AUTO Mode: The regulator operates in constant frequency mode for loads greater than the mode change threshold. For loads less than the mode change threshold, the regulator operates in PFM with diode emulation. |

### 7.4.1 PWM Operation

In forced PWM mode, the converter operates as a constant frequency voltage mode regulator with input voltage feedforward. This provides excellent line and load regulation and low output voltage ripple. This operation is maintained, even at no-load, by allowing the inductor current to reverse its normal direction. While in PWM mode, the output voltage is regulated by switching at a constant frequency and modulating the duty cycle to control the power to the load. This mode trades off reduced light load efficiency for low output voltage ripple and constant switching frequency. In this mode, a negative current limit of approximately 750 mA is imposed to prevent damage to the regulator power FETs.

### 7.4.2 PFM Operation

When in AUTO mode and at light loads, the device enters PFM. The regulator estimates the load current by measuring both the high-side and low-side switch currents. This estimate is only approximate, and the exact load current threshold, to trigger PFM, can vary greatly with input and output voltage. † 8.2.2 shows mode change thresholds for several typical operating points. When the regulator detects this threshold, the reference voltage is increased by approximately 10 mV. This causes the output voltage to rise to meet the new regulation point. When this point is reached, the converter stops switching and much of the internal circuitry is shut off, while the reference is returned to the PWM value. This saves supply current while the output voltage naturally starts to fall under the influence of the load current. When the output voltage reaches the PWM regulation point, switching is again started and the reference voltage is again increased by approximately 10 mV, starting the next cycle. Typical waveforms are shown in  $\[mathbb{R}\]$  7-8.



图 7-8. Typical PFM Mode Waveforms:  $V_{IN}$  = 3.6 V,  $V_{OUT}$  = 1.8 V,  $I_{OUT}$  = 10 mA



图 7-9. Typical No Load Input Supply Current

The actual output voltage ripple will depend on the feedback divider ratio and on the delay in the PFM comparator. The frequency of the PFM "bursts" will depend on the input voltage, output voltage, load, and output

www.ti.com.cn

capacitor. Within each "burst", the device switches at 3 MHz (typical). If the load current increases above the threshold, normal PWM operation is resumed. This mode provides high light load efficiency by reducing the amount of supply current required to regulate the output at small load currents. This mode trades off very good light load efficiency for larger output voltage ripple and variable switching frequency. An example of the typical input supply current while regulating with no load is shown in \( \begin{align\*} \frac{7-9}{2} \end{align\*}.

Because of normal part-to-part variation, the LMZ20501 may not switch into PFM mode at high input voltages. This can be seen with output voltages of approximately 1.2 V and below, and at input voltages of approximately 4.2 V and above.

### 8 Application and Implementation

#### Note

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 8.1 Application Information

The LMZ20501 is a step down DC-to-DC regulator. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 1 A. The following design procedure can be used to select components for the LMZ20501. Alternately, the WEBENCH design tool may be used to generate a complete design. WEBENCH utilizes an iterative design procedure and has access to a comprehensive database of components. This allows the tool to create an optimized design and allows the user to experiment with various design options.

### 8.2 Typical Application

图 8-1 shows the minimum required application circuit for a 1.8-V output. 图 8-2 shows a full featured application circuit. Please refer to 图 8-1 and 图 8-2 during the following design procedures.



图 8-1. LMZ20501 Typical Application  $V_{OUT} = 1.8 \text{ V}$ 



图 8-2. LMZ20501 Full Featured Application

### 8.2.1 Detailed Design Procedure

Please refer to 表 8-1 while following the detailed design procedure. This procedure applies to both 图 8-1 and to 图 8-2. Also, the *Application Curves* apply to both schematics.

| 表 8-1. Recommended ( | Component Values |
|----------------------|------------------|
|----------------------|------------------|

| V <sub>OUT</sub> (V) | R <sub>FBB</sub> (kΩ) | R <sub>FBT</sub> (kΩ) | C <sub>OUT</sub> (µF) | EFFECTIVE C <sub>OUT</sub> (μF) <sup>(2)</sup> | C <sub>FF</sub> (pF) | C <sub>IN</sub> (μF) <sup>(1)</sup> | EFFECTIVE C <sub>IN</sub> (µF) <sup>(2)</sup> |
|----------------------|-----------------------|-----------------------|-----------------------|------------------------------------------------|----------------------|-------------------------------------|-----------------------------------------------|
| 0.8                  | 121                   | 40.2                  | 2 x 10                | 18 µF                                          | 39                   | 2 x 10                              | 14                                            |
| 1.2                  | 30.1                  | 30.1                  | 10                    | 8.8 µF                                         | 20                   | 2 x 10                              | 14                                            |
| 1.8                  | 40.2                  | 80.6                  | 10                    | 8.4 µF                                         | 16                   | 2 x 10                              | 14                                            |
| 2.5                  | 47.5                  | 150                   | 10                    | 7.8 µF                                         | 12                   | 2 x 10                              | 14                                            |
| 3.3                  | 53.2                  | 237                   | 10                    | 7.1 µF                                         | 82                   | 2 x 10                              | 14                                            |
| 3.6                  | 53.2                  | 267                   | 10                    | 6.8 µF                                         | 82                   | 2 x 10                              | 14                                            |

C<sub>IN</sub> = C<sub>OUT</sub> = 10 μF, 16 V, 0805, X7R, Samsung CL21B106KOQNNNE. C<sub>OUT</sub> measured at V<sub>OUT</sub>, C<sub>IN</sub> measured at 3.3 V.

### 8.2.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMZ20501 device with the WEBENCH® Power Designer.

- Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2 Setting The Output Voltage

The LMZ20501 regulates its feedback voltage to 0.6 V (typical). A feedback divider, shown in 图 8-1, is used to set the desired output voltage. 方程式 1 can be used to select R<sub>FBB</sub>.

$$R_{\text{FBB}} = \frac{0.6}{\left(V_{\text{OUT}} - 0.6\right)} \cdot R_{\text{FBT}} \tag{1}$$

For the best results,  $R_{FBT}$  should be chosen between 30 k $\Omega$  and 300 k $\Omega$ . See  $\frac{1}{8}$  8-1 for recommended values for typical output voltages.

### 8.2.1.3 Output and Feedforward Capacitors

The LMZ20501 is designed to work with low-ESR ceramic capacitors. The **effective** value of these capacitors is defined as the actual capacitance under voltage bias and temperature. All ceramic capacitors have large voltage coefficients, in addition to normal tolerances and temperature coefficients. Under D.C. bias, the capacitance value drops considerably. Larger case sizes, higher voltage capacitors, or both are better in this regard. To help mitigate these effects, multiple small capacitors can be used in parallel to bring the minimum **effective** capacitance up to the desired value. This can also ease the RMS current requirements on a single capacitor. Typically, 10-V, X5R, 0805 capacitors are adequate for the output, while 16-V capacitors can be used on the input. Some recommended component values are provided in  $\frac{1}{8}$  8-1. Also, shown are the measured values of **effective** input and output capacitance for the given capacitor. If smaller values of output capacitance are used,

<sup>(2)</sup> The effective value takes into account the capacitor voltage coefficient.

 $C_{FF}$  must be adjusted to give good phase margin. In any case, load transient response will be compromised with lower values of output capacitance. Values much lower than those found in  $\frac{1}{8}$  8-1 should be avoided.

In practice, the output capacitor and  $C_{FF}$  are adjusted for the best transient response and highest loop phase margin. Load transient testing and Bode plots are the best way to validate any given design. The *Optimizing Transient Response of Internally Compensated DC-DC Converters Application Report* should prove helpful when optimizing the feedforward capacitor. Also, the *AN-1889 How to Measure the Loop Transfer Function of Power Supplies Application Report* details a simple method of creating a Bode plot with basic laboratory equipment. The values of  $C_{FF}$  found in  $\frac{1}{5}$  8-1 provide a good starting point.

A careful study of the temperature and bias voltage variation of any candidate ceramic capacitor should be made in order to make sure that the minimum values of **effective** capacitance are provided. The best way to obtain an optimum design is to use the Texas Instruments WEBENCH tool.

The maximum value of total output capacitance should be limited to between 100  $\mu$ F and 200  $\mu$ F. Large values of output capacitance can prevent the regulator from starting-up correctly and adversely affect the loop stability. If values in the range given above, or larger, are to be used, then a careful study of start-up at full load and loop stability must be performed.

### 8.2.1.4 Input Capacitors

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying ripple current and isolating switching noise from other circuits. An **effective** value of at least 14  $\mu$ F is normally sufficient for the input capacitor. If the main input capacitor or capacitors cannot be placed close to the module, then a small 10 nF to 100 nF capacitor should be placed directly at the module across the supply and ground pins.

Many times, it is desirable to use an electrolytic capacitor on the input, in parallel with the ceramics. This is especially true if long leads/traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by long power leads. This method can also help to reduce voltage spikes that can exceed the maximum input voltage rating of the LMZ20501. The use of this additional capacitor will also help with voltage dips caused by input supplies with unusually high impedance.

Most of the switching current passes through the input ceramic capacitor or capacitors. The approximate RMS value of this current can be calculated with <math> and should be checked against the manufactures maximum ratings.

$$I_{RMS} \approx \frac{I_{OUT}}{2}$$
 (2)

### 8.2.1.5 Maximum Ambient Temperature

As with any power conversion device, the LMZ20501 will dissipate internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature is a function of the ambient temperature, the power loss, and the effective thermal resistance R  $_{\theta}$  JA of the device and PCB combination. The maximum internal die temperature for the LMZ20501 is 125°C, thus establishing a limit on the maximum device power dissipation and, therefore, load current at high ambient temperatures. <math>78423 shows the relationships between the important parameters.

$$I_{OUT} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \cdot \frac{\eta}{\left(1 - \eta\right)} \cdot \frac{1}{V_{OUT}}$$
(3)

It is easy to see that larger ambient temperatures and larger values of R  $_{\theta}$  JA will reduce the maximum available output current. As stated in the *Semiconductor and IC Package Thermal Metrics Application Report*, the values given in the *Thermal Information* table are not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that never obtain in an actual application. The effective R  $_{\theta}$  JA is a critical parameter and depends on many factors such as the following:

Power dissipation

### Air temperature

- PCB area
- · Copper heatsink area
- Air flow
- · Adjacent component placement

A typical curve of maximum load current versus ambient temperature is shown in 8 - 4. This graph assumes a R  $_{\theta}$  JA of 44°C/W and an input voltage of 5 V.



图 8-3. R <sub>0 JA</sub> Versus Copper Board Area



图 8-4. Maximum Output Current Versus Ambient Temperature, R <sub>0.JA</sub> = 44°C/W, V<sub>IN</sub> = 5 V

#### 8.2.1.6 Options

The circuit in 图 8-2 highlights the use of the features of the LMZ20501. The PG output is open drain, and requires a pullup resistor to a logic supply that is commensurate with the system logic voltage levels. If a reset function is not needed, the PG pin should be left open. The EN and MODE inputs are digital inputs, requiring only simple logic levels for proper operation. If the system does not need to control these features, the inputs should be connected to either VIN or GND, as appropriate. See 节 7.3 for details.



### 8.2.2 Application Curves

The following specifications apply to the circuit found in  $\boxtimes$  8-1 or  $\boxtimes$  8-2 with the appropriate modifications from R 8-1. These parameters are not tested and represent typical performance only. Unless otherwise stated the following conditions apply:  $T_A = 25^{\circ}C$ .









#### 8.3 Do's and Don'ts

- Don't: Exceed the Absolute Maximum Ratings.
- Don't: Exceed the ESD Ratings.
- Don't: Exceed the Recommended Operating Conditions.
- · Don't: Allow the EN or MODE input to float.
- Don't: Allow the voltage on the EN or MODE input to exceed the voltage on the VIN pin.
- Don't: Allow the output voltage to exceed the input voltage.
- Don't: Use the thermal data given in the *Thermal Information* table to design your application.
- **Do:** Follow all of the guidelines and suggestions found in this data sheet before committing your design to production. TI Application Engineers are ready to help critique your design and PCB layout to help make your project a success.
- Do: Refer to the helpful documents found in 表 11-1 and 表 11-2

### 9 Power Supply Recommendations

The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* found in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator. The average input current can be estimated with 方程式 4

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$
(4)

If the regulator is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the regulator. The parasitic inductance, in combination with the low ESR ceramic input capacitors, can form an under-damped resonant circuit. This circuit can cause overvoltage transients at the VIN pin, each time the input supply is cycled on and off. The parasitic resistance will cause the voltage at the VIN pin to dip when the load on the regulator is switched on, or exhibits a transient. If the regulator is operating close to the minimum input voltage, this dip can cause the device to shutdown, reset, or both. The best way to solve these kinds of issues is to reduce the distance from the input supply to the regulator, use an aluminum or tantalum input capacitor in parallel with the ceramics, or both. The moderate ESR of these types of capacitors will help to damp the input resonant circuit and reduce any voltage overshoots. A value in the range of 20  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and help to hold the input voltage steady during large load transients.

Sometimes, for other system considerations, an input filter is used in front of the regulator module. This can lead to instability, as well as some of the effects mentioned above, unless it is designed carefully. The following user guide provides helpful suggestions when designing an input filter for any switching regulator: AN-2162 Simple Success With Conducted EMI From DC-DC Converters Application Report.

In some cases, a Transient Voltage Suppressor (TVS) is used on the input of regulators. One class of this device has a "snap-back" V-I characteristic (thyristor type). The use of a device with this type of characteristic is not recommend. When the TVS "fires", the clamping voltage drops to a very low value. If this holding voltage is less than the output voltage of the regulator, the output capacitors will be discharged through the regulator back to the input. This uncontrolled current flow could damage the regulator.

### 10 Layout

### 10.1 Layout Guidelines

The PCB layout of any DC-DC converter is critical to the optimal performance of the design. Bad PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, the EMI performance of the regulator is dependent on the PCB layout, to a great extent. In a buck converter, the most critical PCB feature is the loop formed by the input capacitor and the module ground, as shown in 10-1. This loop carries fast transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages will disrupt the proper operation of the converter. Because of this, the traces in this loop should be wide and short, and the loop area as small as possible to reduce the parasitic inductance. 10-2 shows a recommended layout for the critical components of the LMZ20501; the top side metal is shown in red. This PCB layout is a good guide for any specific application. The following important quidelines should also be followed:

- 1. Place the input capacitor CIN as close as possible to the VIN and GND terminals. VIN (pin 8) and GND (pin 6) are on the same side of the module, simplifying the input capacitor placement.
- 2. Place the feedback divider as close as possible to the FB pin on the module. The divider and C<sub>FF</sub> should be close to the module, while the length of the trace from VOUT to the divider can be somewhat longer. However, this latter trace should not be routed near any noise sources that can capacitively couple to the FB input.
- 3. **Connect the EP pad to the GND plane.** This pad acts as a heat-sink connection and a ground connection for the module. It must be solidly connected to a ground plane. The integrity of this connection has a direct bearing on the effective R <sub>0.1A</sub>.
- 4. **Provide enough PCB area for proper heat-sinking.** As stated in  $\ddagger$  8.2.1.5, enough copper area must be used to provide a low R  $_{\theta}$  JA, commensurate with the maximum load current and ambient temperature. The top and bottom PCB layers should be made with two ounce copper; and no less than one ounce.
- 5. The resources in 表 11-2 provide additional important guidelines.



图 10-1. Current Loops With Fast Transient Currents



### 10.2 Layout Example



图 10-2. Example PCB Layout

### 10.2.1 Soldering Information

Proper operation of the LMZ20501 requires that it be correctly soldered to the PCB. This is especially true regarding the EP. This pad acts as a quiet ground reference for the device and a heatsink connection. Use the following recommendations when utilizing machine placement of the device:

- Dimension of area for pickup: 2 mm × 2.5 mm
- Use a nozzle size of less than 1.3 mm in diameter, so that the head does not touch the outer area of the package.
- Use a soft tip pick-and-place head.
- Add 0.05 mm to the component thickness so that the device will be released 0.05 mm into the solder paste without putting pressure or splashing the solder paste.
- Slow the pick arm when picking the part from the tape and reel carrier and when depositing the device on the board.
- If the machine releases the component by force, use the minimum force and no more than 3 N.
- For PCBs with surface mount components on both sides, it is suggested to put the LMZ20501 on the top side. In case the application requires bottom side placement, a re-flow fixture can be required to protect the module during the second reflow.

In addition, please follow the important guidelines found in the *AN-1187 Leadless Leadframe Package (LLP) Application Report*. The curves in § 10-3 and § 10-4 show typical soldering temperature profiles.





图 10-3. Typical Re-flow Profile Eutectic (63sn/37pb) Solder Paste



图 10-4. Typical Re-flow Profile Lead-Free (Sca305 Or Sac405) Solder Paste

### 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 11.1.2 Development Support

### 11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMZ20501 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

表 11-1. Resources For Estimating R a in

| 77 11 11 11 10 0 0 1 0 1 0 1 0 1 0 1 0 1                                                           |         |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|--|--|
| TITLE                                                                                              | LINK    |  |  |  |  |  |  |  |
| AN-2020 Thermal Design By Insight, Not<br>Hindsight                                                | SNVA419 |  |  |  |  |  |  |  |
| AN-2026 The Effect of PCB Design on the<br>Thermal Performance of SIMPLE<br>SWITCHER Power Modules | SNVA424 |  |  |  |  |  |  |  |
| AN-1520 A Guide to Board Layout for Best<br>Thermal Resistance for Exposed Packages                | SNVA183 |  |  |  |  |  |  |  |
| AN-1187 Leadless Lead-frame Package (LLP)                                                          | SNOA401 |  |  |  |  |  |  |  |
| SPRA953B Semiconductor and IC Package<br>Thermal Metrics                                           | SPRA953 |  |  |  |  |  |  |  |

### 表 11-2. PCB Layout Resources

| TITLE                                                     | LINK    |
|-----------------------------------------------------------|---------|
| AN-1149 Layout Guidelines for Switching<br>Power Supplies | SNVA021 |
| AN-1229 SIMPLE SWITCHER PCB Layout<br>Guidelines          | SNVA054 |
| Constructing Your Power Supply- Layout<br>Considerations  | SLUP230 |

### 11.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.4 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® and WebTherm® are registered trademarks of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 术语表

TI术语表

本术语表列出并解释了术语、首字母缩略词和定义。



### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### 12.1 Tape and Reel Information





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



Reel Width W1 Reel Package Package Α0 B0 K0 Р1 w Pin1 Device Pins SPO Diameter Drawing (mm) (mm) (mm) Type (mm) (mm) (mm) (mm) LMZ20501SILR 3.75 Ω2 uSiP SIL 8 3000 330.0 12.4 3.75 22 8.0 12.0 LMZ20501SILT uSiP 8 13.2 3.75 8.0 12.0 Q2 250 178.0 3.75 2.2





| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LMZ20501SILR | uSiP         | SIL             | 8    | 3000 | 383.0       | 353.0      | 58.0        |  |
| LMZ20501SILT | uSiP         | SIL             | 8    | 250  | 223.0       | 194.0      | 35.0        |  |

### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 17-Mar-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| LMZ20501SILR     | ACTIVE | uSiP         | SIL                | 8    | 3000           | RoHS & Green | NIAU                          | Level-3-260C-168 HR | -40 to 125   | 1501 7543 EB            | Samples |
| LMZ20501SILT     | ACTIVE | uSiP         | SIL                | 8    | 250            | RoHS & Green | NIAU                          | Level-3-260C-168 HR | -40 to 125   | 1501 7543 EB            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





www.ti.com 17-Mar-2023

www.ti.com 7-Jun-2023

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMZ20501SILR | uSiP            | SIL                | 8 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 2.2        | 8.0        | 12.0      | Q2               |

www.ti.com 7-Jun-2023



### \*All dimensions are nominal

| Г | Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| Г | LMZ20501SILR | uSiP                | SIL | 8    | 3000 | 383.0       | 353.0      | 58.0        |  |

### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)