













ADS5560, ADS5562

SLWS207B-MAY 2008-REVISED JANUARY 2016

# ADS556x 16-Bit, 40 and 80 MSPS ADCs With DDR LVDS and CMOS Outputs

#### 1 Features

- 16-Bit Resolution
- Maximum Sample Rate:
  - ADS5562: 80 MSPS
    - ADS5560: 40 MSPS
- Total Power:
  - 865 mW at 80 MSPS
  - 674 mW at 40 MSPS
- No Missing Codes
- High SNR: 84 dBFS (3 MHz IF)
- SFDR: 85 dBc (3 MHz IF)
- · Low-Frequency Noise Suppression Mode
- Programmable Fine Gain, 1-dB steps Until 6-dB Maximum Gain
- Double Data-Rate (DDR) LVDS and Parallel CMOS Output Options
- Internal and External Reference Support
- 3.3-V Analog and Digital Supply
- Pin-for-Pin With ADS5547 Family
- 48-VQFN Package (7.00 mm × 7.00 mm)

## 2 Applications

- Medical Imaging, MRI
- Wireless Communications Infrastructure
- · Software Defined Radio
- Test and Measurement Instrumentation
- High Definition Video

## 3 Description

The ADS556x is a high-performance 16-bit family of ADCs with sampling rates up to 80 MSPS. The device supports very-high SNR for input frequencies in the first Nyquist zone. The device includes a low-frequency noise suppression mode that improves the noise from DC to about 1 MHz.

In addition to high performance, the device offers several flexible features such as output interface (either Double Data Rate [DDR] LVDS or parallel CMOS) and fine gain in 1-dB steps until 6-dB maximum gain.

Innovative techniques, such as DDR LVDS and an internal reference that does not require external decoupling capacitors, have been used to achieve significant savings in pin count. This innovation results in a compact 7-mm x 7-mm 48-pin VQFN package.

The device can be put in an external reference mode, where the VCM pin behaves as the external reference input. For applications where power is important, the ADS556x device offers power down modes and automatic power scaling at lower sample rates.

The device is specified over the industrial temperature range of -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | BODY SIZE (NOM)   |
|-------------|--------------|-------------------|
| ADS5560     | \(\OEN (48\) | 7.00              |
| ADS5562     | VQFN (48)    | 7.00 mm × 7.00 mm |

 For all available packages, see the orderable addendum at the end of the data sheet.

## **Block Diagram**





#### **Table of Contents**

| 1 | Features 1                                                | 7  | Detailed Description                 | 25 |
|---|-----------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                            |    | 7.1 Overview                         | 25 |
| 3 | Description 1                                             |    | 7.2 Functional Block Diagram         | 25 |
| 4 | Revision History2                                         |    | 7.3 Feature Description              | 26 |
| 5 | Pin Configuration and Functions 4                         |    | 7.4 Device Functional Modes          | 29 |
| 6 | Specifications8                                           |    | 7.5 Programming                      | 35 |
| U | 6.1 Absolute Maximum Ratings                              |    | 7.6 Register Maps                    | 39 |
|   | 6.2 ESD Ratings                                           | 8  | Application and Implementation       | 45 |
|   | 6.3 Recommended Operating Conditions                      |    | 8.1 Application Information          | 45 |
|   | 6.4 Thermal Information                                   |    | 8.2 Typical Application              | 45 |
|   | 6.5 Electrical Characteristics 10                         | 9  | Power Supply Recommendations         | 49 |
|   | 6.6 AC Electrical Characteristics for ADS5560 Fs = 40     | 10 | Layout                               |    |
|   | MSPS                                                      |    | 10.1 Layout Guidelines               |    |
|   | 6.7 AC Electrical Characteristics for ADS5562, Fs = 80    |    | 10.2 Layout Example                  |    |
|   | MSPS                                                      | 11 | Device and Documentation Support     |    |
|   | 6.8 Electrical Characteristics for ADS5562                |    | 11.1 Device Support                  |    |
|   | 6.9 Electrical Characteristics for ADS5560                |    | 11.2 Documentation Support           | 52 |
|   | 6.10 Digital Characteristics                              |    | 11.3 Related Links                   |    |
|   | 6.11 Timing Characteristics for LVDS and CMOS Modes       |    | 11.4 Community Resources             | 53 |
|   |                                                           |    | 11.5 Trademarks                      |    |
|   | 6.12 Serial Interface Timing Characteristics              |    | 11.6 Electrostatic Discharge Caution | 53 |
|   | 6.13 Reset Timing                                         |    | 11.7 Glossary                        |    |
|   | 6.14 Timing Characteristics at Lower Sampling Frequencies | 12 | Mechanical, Packaging, and Orderable |    |
|   | 6.15 Typical Characteristics                              |    | Information                          | 53 |
|   |                                                           |    |                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision A (May 2012) to Revision B

Page

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

## Changes from Original (May 2008) to Revision A

Page

| • | Changed Programmable Fine Gain in FEATURES                                                                                 |
|---|----------------------------------------------------------------------------------------------------------------------------|
| • | Added maximum gain to end of second paragraph of DESCRIPTION                                                               |
| • | Changed Voltage between AVDD to DRVDD to Voltage between AVDD and DRVDD in ABS MAX RATINGS                                 |
| • | Added Voltage applied to analog input pins, INP, INM in ABS MAX RATINGS                                                    |
| • | Added Voltage applied to analog input pins, CLKP, CLKM, MODE in ABS MAX RATINGS                                            |
| • | Added Voltage applied to analog input pins, RESET, SCLK, SDATA, SEN, OE, DFS in ABS MAX RATINGS                            |
| • | Changed boundary between DEFAULT SPEED mode and LOW SPEED mode from 30 MSPS to 25 MSPS in RECOMMENDED OPERATING CONDITIONS |
| • | Changed t <sub>ho</sub> to t <sub>h</sub> in header row of Timing Characteristics at Lower Sampling Frequencies            |
| • | Added text to Note regarding RESET pulse requirement in Figure 1                                                           |
| • | Added 32k Point FFT to TYPICAL CHARACTERISTICS section conditions                                                          |
| • | Changed Figure 48                                                                                                          |
| • | Added text to end of Programmable Fine Gain section                                                                        |
| • | Added (Serial Interface Mode) to Table 1 title                                                                             |

Submit Documentation Feedback

Copyright © 2008–2016, Texas Instruments Incorporated

Changed LOW SPEED mode boundary from 30 MSPS to 25 MSPS in Low Sampling Frequency Operation section ...... 29



#### www.ti.com

| • | Added text to Clock Input section                                                                                             | 30 |
|---|-------------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed Clock Input section paragraphs and 4 illustrations                                                                    | 30 |
| • | Added (of width greater than 10ns) in USING SERIAL INTERFACE PROGRAMMING ONLY section                                         | 36 |
| • | Added to Priority last row in Table 3                                                                                         | 36 |
|   | Changed Parallel Interface Control description for SCLK Control Pin, (SCLK = 0, 3dB gain; SCLK = DRVDD, 1 dB gain) in Table 4 | 37 |
| • | Changed first pargraph in SERIAL INTERFACE section                                                                            | 38 |
| • | Added text to Table 9 Note                                                                                                    | 39 |
| • | Changed Fs > 30 MSPS to Fs > 25 MSPS in <low speed=""></low>                                                                  | 41 |
|   |                                                                                                                               |    |



## 5 Pin Configuration and Functions



**Pin Functions - LVDS Mode** 

|                             | PIN       | 1/0 | DESCRIPTION                                                  |  |
|-----------------------------|-----------|-----|--------------------------------------------------------------|--|
| NO.                         | NAME      | I/O | DESCRIPTION                                                  |  |
| 9, 12, 14,<br>17, 19,<br>25 | AGND      | I   | Analog ground                                                |  |
| 8, 18, 20,<br>22, 24,<br>26 | AVDD      | I   | Analog power supply                                          |  |
| 4                           | CLKOUTM   | 0   | Differential output clock, complement                        |  |
| 5                           | CLKOUTP   | 0   | Differential output clock, true                              |  |
| 10                          | CLKP      |     | Differential alock input                                     |  |
| 11                          | CLKM      | 1   | Differential clock input                                     |  |
| 31                          | D0_D1_M   | 0   | Differential output data D0 and D1 multiplexed, complement.  |  |
| 32                          | D0_D1_P   | 0   | Differential output data D0 and D1 multiplexed, true         |  |
| 43                          | D10_D11_M | 0   | Differential output data D10 and D11 multiplexed, complement |  |
| 44                          | D10_D11_P | 0   | Differential output data D10 and D11 multiplexed, true       |  |
| 45                          | D12_D13_M | 0   | Differential output data D12 and D13 multiplexed, complement |  |
| 46                          | D12_D13_P | 0   | Differential output data D12 and D13 multiplexed, true       |  |
| 47                          | D14_D15_M | 0   | Differential output data D14 and D15 multiplexed, complement |  |
| 48                          | D14_D15_P | 0   | Differential output data D14 and D15 multiplexed, true       |  |
| 33                          | D2_D3_M   | 0   | Differential output data D2 and D3 multiplexed, complement   |  |
| 34                          | D2_D3_P   | 0   | Differential output data D2 and D3 multiplexed, true         |  |
| 37                          | D4_D5_M   | 0   | Differential output data D4 and D5 multiplexed, complement   |  |
| 38                          | D4_D5_P   | 0   | Differential output data D4 and D5 multiplexed, true         |  |



## Pin Functions - LVDS Mode (continued)

| PIN   |         |     | DECORIDATION                                                                                                                                                                                                                                                                                                                                                   |  |
|-------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.   | NAME    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                    |  |
| 39    | D6_D7_M | 0   | Differential output data D6 and D7 multiplexed, complement                                                                                                                                                                                                                                                                                                     |  |
| 40    | D6_D7_P | 0   | Differential output data D6 and D7 multiplexed, true                                                                                                                                                                                                                                                                                                           |  |
| 41    | D8_D9_M | 0   | Differential output data D8 and D9 multiplexed, complement                                                                                                                                                                                                                                                                                                     |  |
| 42    | D8_D9_P | 0   | Differential output data D8 and D9 multiplexed, true                                                                                                                                                                                                                                                                                                           |  |
| 6     | DFS     | I   | Data Format Select input. This pin sets the DATA FORMAT (2s complement or Offset binary) and the LVDS/CMOS output mode type. See Table 7 for detailed information. The pin has an internal $100$ -k $\Omega$ pulldown resistor to DRGND.                                                                                                                       |  |
| 1, 36 | DRGND   | I   | Digital and output buffer ground                                                                                                                                                                                                                                                                                                                               |  |
| 2, 35 | DRVDD   | I   | Digital and output buffer supply                                                                                                                                                                                                                                                                                                                               |  |
| 15    | INP     |     | Differential analog input                                                                                                                                                                                                                                                                                                                                      |  |
| 16    | INM     |     | Differential analog input                                                                                                                                                                                                                                                                                                                                      |  |
| 23    | MODE    | ı   | Mode select input. This pin selects the Internal or External reference mode. See Table 8 for detailed information. The pin has an internal $100\text{-k}\Omega$ pulldown resistor to AGND.                                                                                                                                                                     |  |
| 21    | NC      | _   | Do not connect                                                                                                                                                                                                                                                                                                                                                 |  |
| 7     | OE      | I   | Output buffer enable input, active high. The pin has an internal 100-kΩ pullup resistor to DRVDD.                                                                                                                                                                                                                                                              |  |
| 3     | OVR     | 0   | Out-of-range indicator, CMOS level signal                                                                                                                                                                                                                                                                                                                      |  |
| 30    | RESET   | ı   | Serial interface reset input. When using the serial interface, the user should apply a high-going pulse on this pin to reset the internal registers. When the serial interface is not used, the user should tie RESET permanently high. (SCLK, SDATA and SEN can be used as parallel pin controls). The pin has an internal 100-kΩ pulldown resistor to DRGND. |  |
| 29    | SCLK    | I   | This pin functions as serial interface clock input when RESET is low. It functions as LOW SPEED MODE control when RESET is tied high. See Table 4 for detailed information.  The pin has an internal 100-kΩ pulldown resistor to DRGND.                                                                                                                        |  |
| 28    | SDATA   | I   | This pin functions as serial interface data input when RESET is low. It functions as STANDBY control pin when RESET is tied high. See Table 5 for detailed information. The pin has an internal $100\text{-}k\Omega$ pulldown resistor to DRGND.                                                                                                               |  |
| 27    | SEN     | I   | This pin functions as serial interface enable input when RESET is low. It functions as CLKOUT edge programmability when RESET is tied high. See Table 6 for detailed information. The pin has an internal $100\text{-}k\Omega$ pullup resistor to DRVDD.                                                                                                       |  |
| 13    | VCM     | I/O | Internal reference mode – Common-mode voltage output.  External reference mode – Reference input. The voltage forced on this pin sets the internal reference.                                                                                                                                                                                                  |  |
| _     | PAD     | _   | Connect the PAD to the ground plane. See the Exposed Thermal Pad section.                                                                                                                                                                                                                                                                                      |  |



#### RGZ Package 48-Pin VQFN With Exposed Thermal Pad CMOS Mode – Top View



#### **Pin Functions - CMOS Mode**

|                             | PIN |     |                          |  |  |  |  |
|-----------------------------|-----------------------------------------|-----|--------------------------|--|--|--|--|
| NO.                         | NAME                                    | 1/0 | DESCRIPTION              |  |  |  |  |
| 9, 12, 14,<br>17, 19,<br>25 | AGND                                    | ı   | Analog ground            |  |  |  |  |
| 8, 18, 20,<br>22, 24,<br>26 | AVDD                                    | I   | Analog power supply      |  |  |  |  |
| 5                           | CLKOUT                                  | 0   | CMOS output clock        |  |  |  |  |
| 10                          | CLKP                                    |     | Differential alask innut |  |  |  |  |
| 11                          | CLKM                                    | -   | Differential clock input |  |  |  |  |
| 31                          | D0                                      | 0   | CMOS output data D0      |  |  |  |  |
| 32                          | D1                                      | 0   | CMOS output data D1      |  |  |  |  |
| 43                          | D10                                     | 0   | CMOS output data D10     |  |  |  |  |
| 44                          | D11                                     | 0   | CMOS output data D11     |  |  |  |  |
| 45                          | D12                                     | 0   | CMOS output data D12     |  |  |  |  |
| 46                          | D13                                     | 0   | CMOS output data D13     |  |  |  |  |
| 47                          | D14                                     | 0   | CMOS output data D14     |  |  |  |  |
| 48                          | D15                                     | 0   | CMOS output data D15     |  |  |  |  |
| 33                          | D2                                      | 0   | CMOS output data D2      |  |  |  |  |
| 34                          | D3                                      | 0   | CMOS output data D3      |  |  |  |  |
| 37                          | D4                                      | 0   | CMOS output data D4      |  |  |  |  |
| 38                          | D5                                      | 0   | CMOS output data D5      |  |  |  |  |
| 39                          | D6                                      | 0   | CMOS output data D6      |  |  |  |  |
| 40                          | D7                                      | 0   | CMOS output data D7      |  |  |  |  |
| 41                          | D8                                      | 0   | CMOS output data D8      |  |  |  |  |
| 42                          | D9                                      | 0   | CMOS output data D9      |  |  |  |  |



## Pin Functions - CMOS Mode (continued)

| PIN    |        |     | PECODINE                                                                                                                                                                                                                                                                                                                                                       |  |
|--------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.    | NAME   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                    |  |
| 6      | DFS    | ı   | Data Format Select input. This pin sets the DATA FORMAT (2s complement or Offset binary) and the LVDS/CMOS output mode type. See Table 7 for detailed information. The pin has an internal 100-kΩ pulldown resistor to DRGND.                                                                                                                                  |  |
| 1, 36  | DRGND  | I   | Digital and output buffer ground                                                                                                                                                                                                                                                                                                                               |  |
| 2, 35  | DRVDD  | 1   | Digital and output buffer supply                                                                                                                                                                                                                                                                                                                               |  |
| 15 INP |        |     | Differential analog input                                                                                                                                                                                                                                                                                                                                      |  |
| 16     | INM    |     | Differential analog input                                                                                                                                                                                                                                                                                                                                      |  |
| 23     | MODE   | I   | Mode select input. This pin selects the Internal or External reference mode. See Table 8 for detailed information. The pin has an internal $100\text{-}k\Omega$ pulldown resistor to AGND.                                                                                                                                                                     |  |
| 21     | NC     | _   | Do not connect                                                                                                                                                                                                                                                                                                                                                 |  |
| 7      | OE     | I   | Output buffer enable input, active high. The pin has an internal 100-kΩ pullup resistor to DRVDD.                                                                                                                                                                                                                                                              |  |
| 3      | OVR    | 0   | Out-of-range indicator, CMOS level signal                                                                                                                                                                                                                                                                                                                      |  |
| 30     | RESET  | I   | Serial interface reset input. When using the serial interface, the user should apply a high-going pulse on this pin to reset the internal registers. When the serial interface is not used, the user should tie RESET permanently high. (SCLK, SDATA and SEN can be used as parallel pin controls). The pin has an internal 100-kΩ pulldown resistor to DRGND. |  |
| 29     | SCLK   | 1   | This pin functions as serial interface clock input when RESET is low. It functions as LOW SPEED MODE control when RESET is tied high. See Table 4 for detailed information. The pin has an internal $100\text{-}k\Omega$ pulldown resistor to DRGND.                                                                                                           |  |
| 28     | SDATA  | I   | This pin functions as serial interface data input when RESET is low. It functions as STANDBY control pin when RESET is tied high. See Table 5 for detailed information. The pin has an internal 100-kΩ pulldown resistor to DRGND.                                                                                                                             |  |
| 27     | SEN    | ı   | This pin functions as serial interface enable input when RESET is low. It functions as CLKOUT edge programmability when RESET is tied high. See Table 6 for detailed information.  The pin has an internal 100-kΩ pullup resistor to DRVDD.                                                                                                                    |  |
| 4      | UNUSED | _   | Unused pin in CMOS mode                                                                                                                                                                                                                                                                                                                                        |  |
| 13     | VCM    | I/O | Internal reference mode – Common-mode voltage output.  External reference mode – Reference input. The voltage forced on this pin sets the internal references.                                                                                                                                                                                                 |  |
| _      | PAD    | _   | Connect the PAD to the ground plane. See the <i>Exposed Thermal Pad</i> section.                                                                                                                                                                                                                                                                               |  |
|        |        |     |                                                                                                                                                                                                                                                                                                                                                                |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                   |                                         |                                     | MIN  | MAX                | UNIT |
|-------------------|-----------------------------------------|-------------------------------------|------|--------------------|------|
|                   | Cumply voltage                          | AVDD                                | -0.3 | 3.9                | V    |
|                   | Supply voltage                          | DRVDD                               | -0.3 | 3.9                | V    |
|                   | Voltage between AG                      | ND and DRGND                        | -0.3 | 0.3                | V    |
|                   | Voltage between AV                      | DD and DRVDD                        | -0.3 | 3.3                | V    |
|                   | Voltage applied to Vo                   | CM pin (in external reference mode) | -0.3 | 1.8                | V    |
|                   |                                         | INP, INM                            | -0.3 | (3.6, AVDD + 0.3)  | V    |
|                   | Voltage applied to<br>analog input pins | CLKP, CLKM <sup>(2)</sup> , MODE    | -0.3 | (3.6, AVDD + 0.3)  | V    |
|                   | analog input pino                       | RESET, SCLK, SDATA, SEN, OE, DFS    | -0.3 | (3.6, DRVDD + 0.3) | V    |
| T <sub>A</sub>    | Operating free-air ter                  | mperature                           | -40  | 85                 | °C   |
| T <sub>jmax</sub> | Operating junction te                   | mperature                           |      | 125                | °C   |
|                   | Lead temperature 1,                     | 6 mm (1/16") from the case for 10 s |      | 220                | °C   |
| T <sub>STG</sub>  | Storage temperature                     |                                     | -65  | 150                | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 500   | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> When AVDD is turned off, TI recommends switching off the input clock (or ensure the voltage on CLKP, CLKM is <|0.3 V|). This prevents the ESD protection diodes at the clock input pins from turning on.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                     |                 |                                                                      | MIN  | NOM       | MAX | UNIT     |
|----------------|---------------------|-----------------|----------------------------------------------------------------------|------|-----------|-----|----------|
| SUPPLI         | ES AND REFER        | ENCES           |                                                                      |      |           |     |          |
| AVDD           | Analog supply       | voltage         |                                                                      | 3    | 3.3       | 3.6 | V        |
| DRVDD          | Digital supply v    | oltage          |                                                                      | 3    | 3.3       | 3.6 | V        |
| ANALO          | G INPUTS            |                 |                                                                      |      |           |     |          |
|                | Differential inpu   | ut voltage rang | ge (with default fine gain=1 dB)                                     |      | 3.56      |     | $V_{PP}$ |
|                | Input common-       | mode voltage    |                                                                      |      | 1.5 ±0.1  |     | V        |
|                | Voltage applied     | d on VCM in e   | xternal reference mode                                               |      | 1.5 ±0.05 |     | V        |
| CLOCK          | INPUT               |                 |                                                                      |      |           |     |          |
|                | A D 0 5 5 6         | ADS5562         | DEFAULT SPEED mode                                                   | > 25 |           | 80  | MSPS     |
|                | Commis mate         |                 | LOW SPEED mode <sup>(1)</sup>                                        | 1    |           | 25  | MSPS     |
|                | Sample rate         | ADCEECO         | DEFAULT SPEED mode                                                   | > 25 |           | 40  | MSPS     |
|                |                     | ADS5560         | LOW SPEED mode                                                       | 1    |           | 25  | MSPS     |
|                | Clock amplitud      | e, ac-coupled,  | differential (V <sub>CLKP</sub> – V <sub>CLKM</sub> ) <sup>(2)</sup> | 0.4  |           |     | $V_{PP}$ |
|                | Clock duty cyc      | le              |                                                                      | 45%  | 50%       | 55% |          |
| DIGITAL        | L OUTPUTS           |                 |                                                                      |      |           |     |          |
| C <sub>L</sub> | Maximum exte modes) | rnal load capa  | citance from each output pin to DRGND (LVDS and CMOS                 |      | 5         |     | pF       |
| R <sub>L</sub> | Differential exte   | ernal load resi | stance between the LVDS output pairs (LVDS mode)                     |      | 100       |     | Ω        |
|                | Operating free-     | -air temperatui | re                                                                   | -40  |           | 85  | °C       |

## 6.4 Thermal Information

|                      | 40                                           | ADS5560<br>ADS5562 |      |  |
|----------------------|----------------------------------------------|--------------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGZ (VQFN)         | UNIT |  |
|                      |                                              | 48 PINS            |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 27.6               | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 12.4               | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 4.4                | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.2                | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 4.4                | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 0.9                | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

See the *Low Sampling Frequency Operation* section for details. Supported clock waveform formats: sine wave, LVPECL, LVDS, and LVCMOS



## 6.5 Electrical Characteristics

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, sine wave input clock, 1.5- $V_{PP}$  clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, internal reference mode, DDR LVDS interface, *default fine gain (1 dB)*. Minimum and maximum values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, unless otherwise noted.

|                   | PARAMETER                                             | TEST COND                                                    | DITIONS               | MIN   | TYP     | MAX  | UNIT            |  |
|-------------------|-------------------------------------------------------|--------------------------------------------------------------|-----------------------|-------|---------|------|-----------------|--|
|                   | Resolution                                            |                                                              |                       |       | 16      |      | bits            |  |
| ANALOG            | INPUT                                                 |                                                              |                       |       |         |      |                 |  |
|                   | Differential input voltage range (1)                  |                                                              |                       |       | 3.56    |      | V <sub>PP</sub> |  |
|                   | Differential input capacitance                        |                                                              |                       |       | 5       |      | pF              |  |
|                   | Analog input bandwidth                                |                                                              |                       |       | 300     |      | MHz             |  |
|                   | Analog input common-mode current (per input pin)      |                                                              |                       |       | 6.6     |      | μA/MSPS         |  |
| VCM               | Common-mode output voltage                            | Internal reference mode                                      |                       |       | 1.5     |      | V               |  |
|                   | VCM output current capability                         | Internal reference mode                                      |                       |       | ±4      |      | mA              |  |
| DC ACCU           | JRACY                                                 |                                                              |                       |       |         |      |                 |  |
|                   | No Missing Codes                                      | 0-dB gain                                                    |                       |       | Assured |      |                 |  |
| DNL               | Differential non-linearity                            |                                                              |                       | -0.95 | 0.5     | 3    | LSB             |  |
| INL               | Integral non-linearity                                |                                                              |                       | -8.5  | ±3      | 8.5  | LSB             |  |
|                   | Offset error                                          |                                                              |                       | -25   | ±10     | 25   | mV              |  |
|                   | Offset error temperature coefficient                  |                                                              |                       |       | 0.005   |      | mV/°C           |  |
|                   | Variation of offset error across AVDD supply          |                                                              |                       |       | 1.5     |      | mV/V            |  |
|                   | There are two sources of gain error: I) i             | nternal reference inaccuracy and i                           | i) channel gain error |       |         |      |                 |  |
| E <sub>GREF</sub> | Gain error due to internal reference inaccuracy alone |                                                              |                       | -2.5  | ±1      | 2.5  | % full scale    |  |
| E <sub>CHAN</sub> | Channel gain error alone                              |                                                              |                       | -2.5  | ± 1     | 2.5  | % full scale    |  |
|                   | Channel gain error temperature coefficient            |                                                              |                       |       | 0.01    |      | Δ%/°C           |  |
| POWER S           | SUPPLY                                                |                                                              |                       |       |         |      |                 |  |
|                   |                                                       | ADS5560                                                      |                       |       | 210     | 250  |                 |  |
| IAVDD             | Analog supply current                                 | ADS5562                                                      |                       |       | 160     | 190  | mA              |  |
|                   |                                                       | LVDS mode                                                    | ADS5560               |       | 52      |      |                 |  |
| IDRVDD            | Digital supply current                                | $C_L = 5 \text{ pF}, I_O = 3.5 \text{ mA}, R_L = 100 \Omega$ | ADS5562               |       | 44      |      | mA              |  |
|                   | 3                                                     | CMOS mode                                                    | ADS5560               |       | 60      |      | mA              |  |
|                   |                                                       | $C_L = 5 pF, F_{IN} = 3 MHz$                                 | ADS5562               |       | 37      |      | IIIA            |  |
|                   | Total power                                           | LVDS mode                                                    | ADS5560               |       | 865     | 1100 | m\//            |  |
|                   | Total power                                           | LVDO IIIOUE                                                  | ADS5562               |       | 674     | 810  | mW              |  |
|                   | Standby navar                                         | STANDBY mode with clock                                      | ADS5560               |       | 155     |      | \A/             |  |
|                   | Standby power                                         | running                                                      |                       |       | 135     |      | mW              |  |
|                   | Clock stop power                                      |                                                              |                       |       | 125     | 150  | mW              |  |

<sup>(1)</sup> The full-scale voltage range is a function of the fine gain settings. See Table 1.



#### 6.6 AC Electrical Characteristics for ADS5560 Fs = 40 MSPS

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, sine wave input clock, 1.5- $V_{PP}$  clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, internal reference mode, DDR LVDS interface, 0 dB fine  $gain^{(1)}$ . Minimum and maximum values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, default fine gain (1 dB), unless otherwise noted.

| PARAMETER                            | TES                               | T CONDITIONS             | MIN  | TYP  | MAX | UNIT |
|--------------------------------------|-----------------------------------|--------------------------|------|------|-----|------|
|                                      |                                   | F <sub>IN</sub> = 3 MHz  |      | 84.3 |     |      |
|                                      | LVDC interfere                    | F <sub>IN</sub> = 10 MHz | 80   | 84   |     | 4DEC |
|                                      | LVDS interface                    | F <sub>IN</sub> = 25 MHz |      | 82.5 |     | dBFS |
| SNR                                  |                                   | F <sub>IN</sub> = 30 MHz |      | 81.8 |     |      |
| Signal to noise ratio                |                                   | F <sub>IN</sub> = 3 MHz  |      | 83.5 |     |      |
|                                      | CMOS interface                    | F <sub>IN</sub> = 10 MHz | 78   | 83.1 |     | 4DEC |
|                                      | CIVIOS Interrace                  | F <sub>IN</sub> = 25 MHz |      | 81.8 |     | dBFS |
|                                      |                                   | F <sub>IN</sub> = 30 MHz |      | 81.6 |     |      |
| RMS output noise                     | Inputs tied to commor             | n-mode                   |      | 1.42 |     | LSB  |
|                                      |                                   | F <sub>IN</sub> = 3 MHz  |      | 83.2 |     |      |
|                                      | LVDS interface                    | F <sub>IN</sub> = 10 MHz | 76   | 83   |     | dBFS |
|                                      | LVDS Interrace                    | F <sub>IN</sub> = 25 MHz |      | 79   |     | ubro |
| SINAD                                |                                   | F <sub>IN</sub> = 30 MHz |      | 77   |     |      |
| Signal to noise and distortion ratio |                                   | F <sub>IN</sub> = 3 MHz  |      | 82   |     |      |
|                                      | 01100:                            | F <sub>IN</sub> = 10 MHz | 75   | 81.4 |     | ADEC |
|                                      | CMOS interface                    | F <sub>IN</sub> = 25 MHz |      | 79.3 |     | dBFS |
|                                      |                                   | F <sub>IN</sub> = 30 MHz |      | 78   |     |      |
| ENOB<br>Effective number of bits     | LVDS interface, F <sub>IN</sub> = | 10 MHz                   | 12.4 | 13.5 |     | bits |
|                                      | F <sub>IN</sub> = 3 MHz           |                          |      | 90   |     |      |
| SFDR                                 | F <sub>IN</sub> = 10 MHz          |                          | 78   | 88   |     | -ID- |
| Spurious free dynamic range          | F <sub>IN</sub> = 25 MHz          |                          |      | 83   |     | dBc  |
|                                      | F <sub>IN</sub> = 30 MHz          |                          |      |      |     |      |
|                                      | F <sub>IN</sub> = 3 MHz           |                          |      | 94   |     |      |
| HD2                                  | F <sub>IN</sub> = 10 MHz          |                          |      | 92   |     | dD.  |
| Second harmonic                      | F <sub>IN</sub> = 25 MHz          |                          |      | 90   |     | dBc  |
|                                      | F <sub>IN</sub> = 30 MHz          |                          |      |      |     |      |
|                                      |                                   |                          |      |      |     |      |

<sup>(1)</sup> After reset, the device is initialized to 1-dB fine gain setting. For SFDR and SNR performance across fine gains, see the *Typical Characteristics* section.



### 6.7 AC Electrical Characteristics for ADS5562, Fs = 80 MSPS

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, sine wave input clock, 1.5- $V_{PP}$  clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, internal reference mode, DDR LVDS interface, 0 dB fine  $gain^{(1)}$ . Minimum and maximum values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, default fine gain (1 dB), unless otherwise noted.

| PARAMETER                            | TES                               | T CONDITIONS             | MIN  | TYP  | MAX | UNIT |
|--------------------------------------|-----------------------------------|--------------------------|------|------|-----|------|
|                                      |                                   | F <sub>IN</sub> = 3 MHz  |      | 84   |     |      |
|                                      | LV/DC interfere                   | F <sub>IN</sub> = 10 MHz | 79   | 83.8 |     | 4DEC |
|                                      | LVDS interface                    | F <sub>IN</sub> = 25 MHz |      | 83.2 |     | dBFS |
| SNR                                  |                                   | F <sub>IN</sub> = 30 MHz |      | 82.8 |     |      |
| Signal to noise ratio                |                                   | F <sub>IN</sub> = 3 MHz  |      | 81.7 |     |      |
|                                      | CMOS interface                    | F <sub>IN</sub> = 10 MHz | 77   | 81.4 |     | dBFS |
|                                      | CIVIOS IIILEITACE                 | F <sub>IN</sub> = 25 MHz |      | 80.7 |     | UDFS |
|                                      |                                   | F <sub>IN</sub> = 30 MHz |      | 80.4 |     |      |
| RMS output noise                     | Inputs tied to common             | -mode                    |      | 1.42 |     | LSB  |
|                                      |                                   | F <sub>IN</sub> = 3 MHz  |      | 80.5 |     |      |
|                                      | LVDS interface                    | F <sub>IN</sub> = 10 MHz | 75   | 80.5 |     | dBFS |
|                                      | LVDS IIIlellace                   | F <sub>IN</sub> = 25 MHz |      | 79.5 |     | UDFS |
| SINAD                                |                                   | F <sub>IN</sub> = 30 MHz |      | 79   |     |      |
| Signal to noise and distortion ratio | CMOS interface                    | F <sub>IN</sub> = 3 MHz  |      | 80.5 |     |      |
|                                      |                                   | F <sub>IN</sub> = 10 MHz | 73.5 | 80.2 |     | dBFS |
|                                      | CIVIOS IIILEITACE                 | F <sub>IN</sub> = 25 MHz |      | 79.3 |     | UDFS |
|                                      |                                   | F <sub>IN</sub> = 30 MHz |      | 77.9 |     |      |
| ENOB<br>Effective number of bits     | LVDS interface, F <sub>IN</sub> = | 10 MHz                   | 12.2 | 13.1 |     | bits |
|                                      | F <sub>IN</sub> = 3 MHz           |                          |      | 85   |     |      |
| SFDR                                 | F <sub>IN</sub> = 10 MHz          |                          | 77   | 85   |     | dBc  |
| Spurious free dynamic range          | F <sub>IN</sub> = 25 MHz          |                          |      | 83   |     | UDC  |
|                                      | F <sub>IN</sub> = 30 MHz          |                          | 80   |      |     |      |
|                                      | F <sub>IN</sub> = 3 MHz           |                          |      | 90   |     |      |
| HD2                                  | F <sub>IN</sub> = 10 MHz          |                          | 77   | 89   |     | dPo  |
| Second harmonic                      | F <sub>IN</sub> = 25 MHz          |                          | 88   |      | dBc |      |
|                                      | F <sub>IN</sub> = 30 MHz          |                          | 88   |      |     |      |

<sup>(1)</sup> After reset, the device is initialized to 1-dB fine gain setting. For SFDR and SNR performance across fine gains, see the *Typical Characteristics* section.



#### 6.8 Electrical Characteristics for ADS5562

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, sine wave input clock, 1.5- $V_{PP}$  clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, 0 dB fine gain<sup>(1)</sup>, internal reference mode, DDR LVDS interface. Minimum and maximum values are across the full temperature range  $T_{MIN}$  = -40°C to  $T_{MAX}$  = 85°C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, default fine gain (1 dB), unless otherwise noted.

| PARAMETER                                     | TEST CONDITIONS                                                        | MIN  | TYP | MAX | UNIT            |  |
|-----------------------------------------------|------------------------------------------------------------------------|------|-----|-----|-----------------|--|
|                                               | F <sub>IN</sub> = 3 MHz                                                |      | 85  |     |                 |  |
| HD3<br>Third harmonic                         | F <sub>IN</sub> = 10 MHz                                               | 77   | 85  |     | dBc             |  |
|                                               | F <sub>IN</sub> = 25 MHz                                               |      | 83  |     | UDC             |  |
|                                               | F <sub>IN</sub> = 30 MHz                                               |      | 80  |     |                 |  |
| Worst harmonic<br>other than HD2, HD3         | F <sub>IN</sub> = 3 MHz                                                |      | 104 |     |                 |  |
|                                               | F <sub>IN</sub> = 10 MHz                                               |      | 102 |     | dBc             |  |
|                                               | F <sub>IN</sub> = 25 MHz                                               |      | 100 |     |                 |  |
|                                               | F <sub>IN</sub> = 30 MHz                                               |      | 100 |     |                 |  |
|                                               | F <sub>IN</sub> = 3 MHz                                                |      | 84  |     |                 |  |
| THD                                           | F <sub>IN</sub> = 10 MHz                                               | 75.5 | 83  |     | dBc             |  |
| Total harmonic distortion                     | F <sub>IN</sub> = 25 MHz                                               |      | 82  |     | UDC             |  |
|                                               | F <sub>IN</sub> = 30 MHz                                               |      | 80  |     |                 |  |
| IMD<br>Two-tone intermodulation<br>distortion | F <sub>IN1</sub> = 5 MHz, F <sub>IN2</sub> = 10 MHz, each tone –7 dBFS |      | 92  |     | dBFS            |  |
| Voltage overload recovery time                | Recovery to 1% for 6-dB overload                                       |      | 1   |     | clock<br>cycles |  |

After reset, the device is initialized to 1-dB fine gain setting. For SFDR and SNR performance across fine gains, see the Typical Characteristics section.

#### 6.9 Electrical Characteristics for ADS5560

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, sine wave input clock, 1.5- $V_{PP}$  clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, internal reference mode, DDR LVDS interface, 0 dB fine  $gain^{(1)}$ . Minimum and maximum values are across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, sampling rate = Maximum Rated, default fine gain (1 dB), unless otherwise noted.

| PARAMETER                                     | TEST CONDITIONS                                                        | MIN  | TYP | MAX | UNIT            |  |  |
|-----------------------------------------------|------------------------------------------------------------------------|------|-----|-----|-----------------|--|--|
|                                               | F <sub>IN</sub> = 3 MHz                                                |      | 90  |     |                 |  |  |
| HD3                                           | F <sub>IN</sub> = 10 MHz                                               | 78   | 88  |     | JD -            |  |  |
| Third harmonic                                | F <sub>IN</sub> = 25 MHz                                               |      | 83  |     | dBc             |  |  |
|                                               | F <sub>IN</sub> = 30 MHz                                               |      | 79  |     |                 |  |  |
|                                               | F <sub>IN</sub> = 3 MHz                                                |      | 104 |     |                 |  |  |
| Worst harmonic                                | F <sub>IN</sub> = 10 MHz                                               |      | 102 |     | JD -            |  |  |
| other than HD2, HD3                           | F <sub>IN</sub> = 25 MHz                                               |      | 101 |     | dBc             |  |  |
|                                               | F <sub>IN</sub> = 30 MHz                                               |      | 101 |     |                 |  |  |
|                                               | F <sub>IN</sub> = 3 MHz                                                |      | 88  |     |                 |  |  |
| THD                                           | F <sub>IN</sub> = 10 MHz                                               | 76.5 | 86  |     | -ID-            |  |  |
| Total harmonic distortion                     | F <sub>IN</sub> = 25 MHz                                               |      | 81  |     | dBc             |  |  |
|                                               | F <sub>IN</sub> = 30 MHz                                               |      | 78  |     |                 |  |  |
| IMD<br>Two-tone intermodulation<br>distortion | F <sub>IN1</sub> = 5 MHz, F <sub>IN2</sub> = 10 MHz, each tone –7 dBFS |      | 98  |     | dBFS            |  |  |
| Voltage overload recovery time                | Recovery to 1% for 6-dB overload                                       |      | 1   |     | clock<br>cycles |  |  |

After reset, the device is initialized to 1-dB fine gain setting. For SFDR and SNR performance across fine gains, see the Typical Characteristics section.



### 6.10 Digital Characteristics

DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1, AVDD = 3 V to 3.6 V,  $I_O = 3.5$  mA,  $R_L = 100 \ \Omega^{(1)(2)}$ 

| PARAMETER                                    | TEST CONDITIONS                                              | MIN      | TYP   | MAX | UNIT |
|----------------------------------------------|--------------------------------------------------------------|----------|-------|-----|------|
| DIGITAL INPUTS                               |                                                              |          |       |     |      |
| High-level input voltage                     |                                                              | 2.4      |       |     | V    |
| Low-level input voltage                      |                                                              |          |       | 0.8 | V    |
| High-level input current                     |                                                              |          | 33    |     | μΑ   |
| Low-level input current                      |                                                              |          | -33   |     | μΑ   |
| Input capacitance                            |                                                              |          | 4     |     | pF   |
| DIGITAL OUTPUTS - CMOS MO                    | DE                                                           |          |       |     |      |
| High-level output voltage                    |                                                              | I        | DRVDD |     | V    |
| Low-level output voltage                     |                                                              |          | 0     |     | V    |
| Output capacitance                           | Capacitance inside the device from each output pin to ground |          | 4     |     | pF   |
| DIGITAL OUTPUTS - LVDS MOI                   | DE                                                           | <u> </u> |       |     |      |
| High-level output voltage, V <sub>ODH</sub>  |                                                              |          | 350   |     | mV   |
| Low-level output voltage, V <sub>ODL</sub>   |                                                              |          | -350  |     | mV   |
| Output common-mode voltage, V <sub>OCM</sub> |                                                              |          | 1.2   |     | V    |
| Output capacitance                           | Capacitance inside the device from each output pin to ground |          | 4     |     | pF   |

- (1) All LVDS and CMOS specifications are characterized, but not tested at production.
- (2) I<sub>O</sub> refers to the LVDS buffer current setting; R<sub>L</sub> is the differential load resistance between the LVDS output pair.

## 6.11 Timing Characteristics for LVDS and CMOS Modes

Typical values are at 25°C, AVDD = 3.3 V, DRVDD = 3 to 3.6 V, Sampling frequency = 80 MSPS, sine wave input clock, 50% clock duty cycle, 1.5-V<sub>PP</sub> clock amplitude,  $C_L$  = 5 pF<sup>(1)</sup>, no internal termination,  $I_O$  = 3.5 mA,  $R_L$  = 100  $\Omega^{(2)}$  Minimum and maximum values are across the full temperature range  $T_{MIN}$  = -40°C to  $T_{MAX}$  = 85°C, AVDD = DRVDD = 3 to 3.6 V, unless otherwise noted. (3)

|                  |                               |                                                                           | MIN  | NOM  | MAX  | UNIT            |
|------------------|-------------------------------|---------------------------------------------------------------------------|------|------|------|-----------------|
| ta               | Aperture delay                |                                                                           | 0.5  | 1.2  | 2    | ns              |
|                  | A                             | Sampling frequency = 80 MSPS                                              |      | 90   |      | fs rms          |
| τ                | Aperture jitter               | Sampling frequency = 40 MSPS                                              |      | 135  |      | fs rms          |
|                  | Mala a Cara                   | Time to data stable (4) after coming out of STANDBY mode                  |      | 60   | 200  | μs              |
|                  | Wake-up time                  | Time to valid data after stopping and restarting the input clock          |      | 80   |      | μs              |
|                  | Latency                       |                                                                           |      | 16   |      | Clock<br>cycles |
| DDR              | LVDS MODE <sup>(5)</sup>      |                                                                           |      |      |      |                 |
|                  | LVDS bit clock duty cycle     |                                                                           | 47%  | 50%  | 53%  |                 |
| t <sub>su</sub>  | Data setup time (6)           | Data valid <sup>(7)</sup> to zero-crossing of CLKOUTP                     | 2    | 3    |      | ns              |
| t <sub>h</sub>   | Data hold time <sup>(6)</sup> | Zero-crossing of CLKOUTP to data becoming invalid (7)                     | 2    | 3    |      | ns              |
| t <sub>PDI</sub> | Clock propagation delay       | Input clock rising edge cross-over to output clock rising edge cross-over | 9.5  | 11   | 12.5 | ns              |
| t <sub>r</sub>   | Data rise time                | Rise time measured from –100 mV to 100 mV                                 | 0.15 | 0.22 | 0.3  | ns              |
| t <sub>f</sub>   | Data fall time                | Fall time measured from 100 mV to -100 mV                                 | 0.15 | 0.22 | 0.3  | ns              |
| t <sub>r</sub>   | Output clock rise time        | Rise time measured from –100 mV to 100 mV                                 | 0.15 | 0.22 | 0.3  | ns              |

- (1) C<sub>L</sub> is the effective external single-ended load capacitance between each output pin and ground.
- (2) Io refers to the LVDS buffer current setting; R<sub>L</sub> is the differential load resistance between the LVDS output pair.
- 3) Timing parameters are ensured by design and characterization and not tested in production.
- 4) Data stable is defined as the point at which the SNR is within 2 dB of thenormal value.
- (5) Measurements are done with a transmission line of 100-Ω characteristic impedance between the device and the load.
- 6) Setup and hold time specifications take into account the effect of jitter on the output data and clock.
- (7) Data valid refers to logic high of 100 mV and logic low of -100 mV.

Submit Documentation Feedback

Copyright © 2008–2016, Texas Instruments Incorporated



## Timing Characteristics for LVDS and CMOS Modes (continued)

Typical values are at 25°C, AVDD = 3.3 V, DRVDD = 3 to 3.6 V, Sampling frequency = 80 MSPS, sine wave input clock, 50% clock duty cycle, 1.5-V<sub>PP</sub> clock amplitude,  $C_L$  = 5 pF<sup>(1)</sup>, no internal termination,  $I_O$  = 3.5 mA,  $R_L$  = 100  $\Omega^{(2)}$  Minimum and maximum values are across the full temperature range  $T_{MIN}$  = -40°C to  $T_{MAX}$  = 85°C, AVDD = DRVDD = 3 to 3.6 V, unless otherwise noted.<sup>(3)</sup>

|                  |                                  |                                                                 | MIN  | NOM  | MAX | UNIT |
|------------------|----------------------------------|-----------------------------------------------------------------|------|------|-----|------|
| t <sub>f</sub>   | Output clock fall time           | Fall time measured from 100 mV to -100 mV                       | 0.15 | 0.22 | 0.3 | ns   |
| t <sub>OE</sub>  | Output enable (OE) to data delay | Time to data valid after OE becomes active                      |      | 700  |     | ns   |
| PAR              | ALLEL CMOS MODE                  |                                                                 |      |      | ,   |      |
|                  | CMOS output clock duty cycle     |                                                                 |      | 50%  |     |      |
| t <sub>su</sub>  | Data setup time                  | Data valid <sup>(8)</sup> to 50% of CLKOUT rising edge          | 6.5  | 8    |     | ns   |
| t <sub>h</sub>   | Data hold time                   | 50% of CLKOUT rising edge to data becoming invalid (8)          | 2    | 3    |     | ns   |
| t <sub>PDI</sub> | Clock propagation delay          | Input clock rising edge cross-over to 50% of CLKOUT rising edge | 6.3  | 7.8  | 9.3 | ns   |
| t <sub>r</sub>   | Data rise time                   | Rise time measured from 20% to 80% of DRVDD                     | 1    | 1.5  | 2   | ns   |
| t <sub>f</sub>   | Data fall time                   | Fall time measured from 80% to 20% of DRVDD                     | 1    | 1.5  | 2   | ns   |
| t <sub>r</sub>   | Output clock rise time           | Rise time measured from 20% to 80% of DRVDD                     | 0.7  | 1    | 1.2 | ns   |
| t <sub>f</sub>   | Output clock fall time           | Fall time measured from 80% to 20% of DRVDD                     | 1.2  | 1.5  | 1.8 | ns   |
| t <sub>OE</sub>  | Output enable (OE) to data delay | Time to data valid after OE becomes active                      |      | 200  |     | ns   |

<sup>(8)</sup> Data valid refers to logic high of 2.6 V and logic low of 0.66 V.

## 6.12 Serial Interface Timing Characteristics

Typical values at 25°C, minimum and maximum values across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V (unless otherwise noted)

|                     |                        | MIN  | NOM | MAX | UNIT |
|---------------------|------------------------|------|-----|-----|------|
| f <sub>SCLK</sub>   | SCLK frequency         | > DC |     | 20  | MHz  |
| t <sub>SLOADS</sub> | SEN to SCLK setup time | 25   |     |     | ns   |
| t <sub>SLOADH</sub> | SCLK to SEN hold time  | 25   |     |     | ns   |
| t <sub>DSU</sub>    | SDATA setup time       | 25   |     |     | ns   |
| t <sub>DH</sub>     | SDATA hold time        | 25   |     |     | ns   |

#### 6.13 Reset Timing

Typical values at 25°C, minimum and maximum values across the full temperature range  $T_{MIN} = -40$ °C to  $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V (unless otherwise noted)

|                 |                      |                                                             | MIN | NOM | MAX | UNIT |
|-----------------|----------------------|-------------------------------------------------------------|-----|-----|-----|------|
| t <sub>1</sub>  | Power-on delay       | Delay from power-up of AVDD and DRVDD to RESET pulse active | 5   |     |     | ms   |
|                 | Donat mulaa width    | Dulan width of native DECET signal                          | 10  |     |     | ns   |
| τ <sub>2</sub>  | Reset pulse width    | Pulse width of active RESET signal                          |     |     | 1   | μs   |
| t <sub>3</sub>  | Register write delay | Delay from RESET disable to SEN active                      | 25  |     |     | ns   |
| t <sub>PO</sub> | Power-up time        | Delay from power-up of AVDD and DRVDD to output stable      |     | 6.5 |     | ms   |



## 6.14 Timing Characteristics at Lower Sampling Frequencies

| SAMPLING FREQUENCY (MSPS) | t <sub>su</sub> , SET | t <sub>su</sub> , SETUP TIME (ns) |     | t <sub>h</sub> , HOLD TIME (ns) |     | t <sub>PDI</sub> , CLOCK PROPAGATION DELAY (ns) |      |      |      |
|---------------------------|-----------------------|-----------------------------------|-----|---------------------------------|-----|-------------------------------------------------|------|------|------|
|                           | MIN                   | TYP                               | MAX | MIN                             | TYP | MAX                                             | MIN  | TYP  | MAX  |
| DDR LVDS                  |                       |                                   |     |                                 |     |                                                 | *    |      |      |
| 65                        | 2.7                   | 3.7                               |     | 2.7                             | 3.7 |                                                 | 11.5 | 13   | 14.5 |
| 40                        | 5                     | 6                                 |     | 5                               | 6   |                                                 | 16.5 | 18   | 19.5 |
| 20                        | 8                     | 11                                |     | 8                               | 11  |                                                 | 30.5 | 32   | 33.5 |
| PARALLEL CMOS             |                       |                                   |     |                                 |     |                                                 |      |      |      |
| 65                        | 8                     | 9.5                               |     | 3                               | 4   |                                                 | 7    | 8.5  | 10   |
| 40                        | 14                    | 15.5                              |     | 6.5                             | 7.5 |                                                 | 8    | 9.5  | 11   |
| 20                        | 14                    |                                   |     | 6.5                             |     |                                                 | 5    | 10.5 | 15   |



NOTE: A high-going pulse on RESET pin is required in serial interface mode in case of initialization through hardware reset. If the pulse is greater than 1 µs, the device could enter the parallel configuration mode briefly then return back to serial interface mode. For parallel interface operation, RESET must be tied permanently HIGH.

Figure 1. Reset Timing Diagram



<sup>\*</sup> With external 100- $\Omega$  termination

T0334-01

Figure 2. LVDS Output Voltage Levels





Figure 3. Latency



<sup>&</sup>lt;sup>(1)</sup>Dn — Bits D0, D2, D4, D6, D8, D10, D12, D14 <sup>(2)</sup>Dn+1 — Bits D1, D3, D5, D7, D9, D11, D13, D15

Figure 4. LVDS Mode Timing

T0106-06





Figure 5. CMOS Mode Timing



## 6.15 Typical Characteristics

## 6.15.1 ADS5562 - 80 MSPS





## ADS5562 - 80 MSPS (continued)





## ADS5562 - 80 MSPS (continued)

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = Maximum Rated, sine wave input clock, 1.5-V<sub>PP</sub> clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, internal reference mode, DDR LVDS interface, default fine gain (1 dB), 32k Point FFT (unless otherwise noted)



#### 6.15.2 ADS5560 - 40 MSPS





## ADS5560 - 40 MSPS (continued)





## ADS5560 - 40 MSPS (continued)





## ADS5560 - 40 MSPS (continued)

Typical values are at 25°C, AVDD = DRVDD = 3.3 V, sampling frequency = Maximum Rated, sine wave input clock, 1.5-V<sub>PP</sub> clock amplitude, 50% clock duty cycle, -1-dBFS differential analog input, internal reference mode, DDR LVDS interface, default fine gain (1 dB), 32k Point FFT (unless otherwise noted)



#### 6.15.3 Valid Up to Max Clock Rate (ADS5562 or ADS5560)





## 7 Detailed Description

#### 7.1 Overview

The ADS556x device is a high-performance 16-bit ADC family with sampling rates up to 80 MSPS. The device is based on switched capacitor technology and runs off a single 3.3-V supply. When the signal is captured by the input sample and hold, the input sample is sequentially converted by a series of small resolution stages. At every clock edge, the sample propagates through the pipeline resulting in a data latency of 16 clock cycles. The output is available as 16-bit data, in DDR LVDS or parallel CMOS and coded in either offset binary or binary 2s-complement format.

## 7.2 Functional Block Diagram



Submit Documentation Feedback



### 7.3 Feature Description

#### 7.3.1 Low-Frequency Noise Suppression

The low-frequency noise suppression mode is specifically useful in applications where good noise performance is desired in the low-frequency band of DC to 1 MHz. Setting this mode shifts the low-frequency noise of the ADS556x device to approximately (Fs / 2), thereby moving the noise floor around DC to a much lower value. The <LF NOISE SUPPRESSION> register bit enables this mode. As Figure 43 shows, when the mode is enabled, the noise floor from DC to 1 MHz improves significantly. The low-frequency noise components get shifted to the region around Fs / 2 (Figure 44).





### Feature Description (continued)

#### 7.3.2 Analog Input Circuit

The analog input consists of a switched-capacitor based differential sample and hold architecture as shown in Figure 45.

This differential topology results in good AC performance even for high input frequencies at high sampling rates. The INP and INM pins must be externally biased around a common-mode voltage of 1.5 V (VCM). For a full-scale differential input, each input pin (INP and INM) must swing symmetrically between VCM + 0.9 V and VCM – 0.9 V, resulting in a  $3.6\text{-V}_{PP}$  differential input swing.



Figure 45. Input Stage

#### 7.3.2.1 Drive Circuit Recommendations

For optimum performance, the analog inputs must be driven differentially which improves the common-mode noise immunity and even-order harmonic rejection. A resistor in series with each input pin (about 15  $\Omega$ ) is recommended to damp out ringing caused by package parasitics. Low impedance (< 50  $\Omega$ ) is required for the common-mode switching currents which can be achieved by using two resistors from each input terminated to the common-mode voltage (VCM).

The device includes an internal R-C filter from each input to ground. The purpose of this filter is to absorb the glitches caused by the opening and closing of the sampling capacitors. The filtering of the glitches can be improved further using an external R-C-R filter.

In addition to the previously listed requirements, the drive circuit may must be designed to provide a low insertion loss over the desired frequency range and matched impedance to the source. While doing this, the ADC input impedance must be considered. Figure 46 and Figure 47 show the impedance ( $Zin = Rin \parallel Cin$ ) looking into the ADC input pins.



#### **Feature Description (continued)**



#### 7.3.2.2 Example Driving Circuit

Figure 48 shows an example input configuration using RF transformers. In this example, an external R-C-R filter using a 22-pF capacitor has been used. Together with the series inductor (39 nH), this combination forms a filter and absorbs the sampling glitches. Because of the relatively large capacitor (22 pF) in the R-C-R and the 15- $\Omega$  resistors in series with each input pin, this drive circuit has low bandwidth and is suited for low input frequencies.

The drive circuit has been terminated by 50  $\Omega$  near the ADC side. The termination is accomplished by a 25- $\Omega$  resistor from each input to the 1.5-V common-mode (VCM) from the device. This allows the analog inputs to be biased around the required common-mode voltage.

The mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back to back helps minimize this mismatch and good performance is obtained for high frequency input signals. An additional termination resistor pair may be required between the two transformers (enclosed by the dashed lines in Figure 48). The center point of this termination is connected to ground to improve the balance between the P and M sides. The values of the terminations between the transformers and on the secondary side must be chosen to get an effective 50  $\Omega$  (in the case of 50- $\Omega$  source impedance).



Figure 48. Drive Circuit Using RF Transformers



### Feature Description (continued)

#### 7.3.2.3 Input Common-Mode

To ensure a low-noise common-mode reference, the VCM pin is filtered with a 0.1-µF low-inductance capacitor connected to ground. The VCM pin is designed to directly drive the ADC inputs. Each input pin of the ADC sinks a common-mode current in the order of 6uA/MSPS(about 1mA at 80 MSPS) from the external drive circuit.

#### 7.3.2.4 Programmable Fine Gain

ADS556x has programmable fine gain from 0 dB to 6dB in steps of 1 dB. The corresponding full-scale input range varies from 3.6  $V_{PP}$  down to 2  $V_{PP}$ . The fine gain is useful, when lower full-scale input ranges are used to get SFDR improvement (See Figure 11 and Figure 27). This is accompanied by corresponding degradation in SNR (see Figure 12 and Figure 28). The gain can be programmed using the register bits **GAIN** (Table 14).

After reset, the device is initialized to 1 dB fine gain when configured as Serial Interface Mode. The gain of the device in Parallel Mode will depend on the voltage applied on the SCLK pin. See Table 4 for details.

|                        | ,                                          |
|------------------------|--------------------------------------------|
| GAIN (dB)              | CORRESPONDING FULL-SCALE INPUT RANGE (VPP) |
| 0                      | 3.56 <sup>(1)</sup>                        |
| 1, default after reset | 3.56                                       |
| 2                      | 3.2                                        |
| 3                      | 2.85                                       |
| 4                      | 2.55                                       |
| 5                      | 2.27                                       |
| 6                      | 2                                          |

Table 1. Full-scale Input Range Across Gains (Serial Interface Mode)

#### 7.4 Device Functional Modes

#### 7.4.1 Low Sampling Frequency Operation

For best performance at high sampling frequencies, the ADS556x device uses a clock generator circuit to derive internal timing for the ADC. The clock generator operates from 80 MSPS down to 25 MSPS in the DEFAULT SPEED mode. The ADC enters this mode after applying reset (with serial interface configuration) or by tying SCLK pin to low (with parallel configuration).

For low sampling frequencies (below 25 MSPS), the ADC must be put in the LOW SPEED mode. This mode can be entered by one of the following:

- Setting the <LOW SPEED> register bit (Table 12) through the serial interface
- Tying the SCLK pin to high (see Table 4) using the parallel configuration

<sup>(1)</sup> With 0 dB gain, the full-scale input range continues to be 3.56 V<sub>PP</sub>. This means that the output code range will be 58409 LSBs (or 1 dB below 65536).



#### 7.4.2 Clock Input

The ADS556x clock input can be driven with either a differential clock signal or a single-ended clock input, with little or no difference in performance between both configurations. The common-mode voltage of the clock inputs is set to VCM using internal 5-k $\Omega$  resistors that connect the CLKP and CLKM pins to the VCM pin, as shown in Figure 49. This connection allows using transformer-coupled drive circuits for sine wave clock or AC-coupling for LVPECL, LVDS, and LVCMOS clock sources (Figure 50, Figure 51, Figure 52, and Figure 53).



Figure 49. Clock Inputs

For best performance, the clock inputs must be driven differentially, reducing susceptibility to common-mode noise. For high input frequency sampling, TI recommends to use a clock source with very low jitter. Bandpass filtering of the clock source can help reduce the effect of jitter. No change in performance occurs with a non-50% duty cycle clock input. Single-ended CMOS clock can be AC-coupled to the CLKP input, with CLKM connected to ground with 0.1-µF capacitor, as shown in Figure 53.



Figure 50. Differential Sine-Wave Clock Driving Circuit

Figure 51. Typical LVDS Clock Driving Circuit

S0166-05







Figure 52. Typical LVPECL Clock Driving Circuit

Figure 53. Typical LVCMOS Clock Driving Circuit

For high input frequency sampling, TI recommends using a clock source with very low jitter. Bandpass filtering of the clock source can help reduce the effect of jitter. A small change in performance occurs with a non-50% duty cycle clock input.

#### 7.4.2.1 Power-Down

The ADS556x device has three power-down modes: global STANDBY, output buffer disabled, and input clock stopped.

#### 7.4.2.1.1 Global STANDBY

This mode can be initiated by controlling SDATA or by setting the <STBY> register bit through the serial interface. In this mode, the ADC, reference block and the output buffers are powered down resulting in reduced total power dissipation of about 155 mW. The wake-up time from global power-down to valid data is typically 60 µs.

#### 7.4.2.1.2 Output Buffer Disable

The output buffers can be disabled using the OE pin in both the LVDS and CMOS modes. With the buffers disabled, the digital outputs are in the tri-state. The wake-up time from this mode to data becoming valid in normal mode is typically 700 ns in LVDS mode and 200 ns in CMOS mode.

#### 7.4.2.1.3 Input Clock Stop

The converter enters this mode when the input clock frequency falls below 1 MSPS. The power dissipation is about 125 mW and the wake-up time from this mode to data becoming valid in normal mode is typically 80 µs.

#### 7.4.2.2 Power Supply Sequence

During power-up, the AVDD and DRVDD supplies can come up in any sequence. The two supplies are separated inside the device. Externally, the supplies can be driven from separate supplies or from a single supply.

#### 7.4.3 Output Interface

The ADS556x device provides 16-bit data, an output clock synchronized with the data, and an out-of-range indicator that goes high when the output reaches the full-scale limits. In addition, output enable control (OE) is provided to power-down the output buffers and put the outputs in high-impedance state.

Two output interface options are available: Double Data Rate (DDR) LVDS and parallel CMOS. These options are selected using the DFS or the serial-interface <ODI> register bit (see Table 7).



#### 7.4.3.1 DDR LVDS Outputs

In this mode, the 16 data bits and the output clock are put out using LVDS (low voltage differential signal) levels. Two successive data bits are multiplexed and output on each LVDS differential pair as shown in Figure 54. Therefore, 8 LVDS output pairs are available for the data bits and 1 LVDS output pair for the output clock.



Figure 54. DDR LVDS Outputs



Even data bits (D0, D2 through D14) are output at the falling edge of CLKOUTP and the odd data bits (D1, D3 through D15) are output at the rising edge of CLKOUTP. Both the rising and falling edges of CLKOUTP must be used to capture all the data bits (see Figure 55).



Figure 55. DDR LVDS Interface

### 7.4.3.2 LVDS Buffer Current Programmability

The default LVDS buffer output current is 3.5 mA. Terminating the buffer current by 100  $\Omega$  results in logic HIGH of 350 mV and logic LOW of -350 mV. The LVDS buffer currents can also be programmed to 2.5 mA, 4.5 mA, and 1.95 mA using the serial interface. In addition, exists a current double mode exists in which this current is doubled for the data and output clock buffers.

Both the buffer current programming and the current double mode can be done separately for the data buffers and the output clock buffer (<LVDS CURR> register bits).



#### 7.4.3.3 LVDS Buffer Internal Termination

An internal termination option is available (using the serial interface), by which the LVDS buffers are differentially terminated inside the device. These termination resistances are available: 325, 200, and 175  $\Omega$  (nominal with ±20% variation). Any combination of these three terminations can be programmed; the effective termination will be the parallel combination of the selected resistances. This results in eight effective terminations from open (no termination) to 75  $\Omega$ .

The internal termination helps to absorb any reflections coming from the receiver end, improving the signal integrity. With  $100-\Omega$  internal and  $100-\Omega$  external termination, the voltage swing at the receiver end is halved (compared to no internal termination). The terminations can be controlled using the <DATA TERM> and <CLKOUT TERM> register bits.

The voltage swing can be restored by using the LVDS current double mode (<CURR DOUBLE> register bit).

#### 7.4.3.4 Parallel CMOS

In this mode, the digital data and output clock are put out as 3.3-V CMOS voltage levels. Each data bit and the output clock is available on a separate pin in parallel. By default, the data outputs are valid during the rising edge of the output clock. The output clock is CLKOUT.

#### 7.4.3.5 Output Clock Position Programmability

In both the LVDS and CMOS modes, the output clock can be moved around the default position which occurs using the SEN pin (as described in Table 6) or using the serial-interface <CLKOUT POSN> register bits (Table 11).

#### 7.4.4 Output Data Format

Two output data formats are supported: 2s-complement and offset binary. These formats can be selected using the DFS pin or the serial-interface <DFS> register bit (see Table 9). In the event of an input voltage overdrive, the digital outputs go to the appropriate full scale level. For a positive overdrive, the output code is 0xFFFF in offset binary output format, and 0x7FFF in 2s-complement output format. For a negative input overdrive, the output code is 0x0000 in offset binary output format and 0x8000 in 2s complement output format.

#### 7.4.5 Reference

The ADS556x device has a built-in internal reference that does not require external components. Design schemes are used to linearize the converter load seen by the reference; this and the integration of the requisite reference capacitors on-chip eliminates the need for external decoupling capacitors. The full-scale input range of the converter can be controlled in the external reference mode as explained in the *External Reference* section. The internal or external reference modes can be selected by controlling the MODE pin 23 (see Table 8 for details) or by programming the serial-interface <REF> register bit.

#### 7.4.5.1 Internal Reference

When the device is in internal reference mode, the REFP and REFM voltages are generated internally. The common-mode voltage (1.5 V nominal) is output on VCM pin, which can be used to externally bias the analog input pins.

## 7.4.5.2 External Reference

When the device is in external reference mode, the VCM acts as a reference input pin. The voltage forced on the VCM pin is buffered and gained internally, generating the REFP and REFM voltages. The differential input voltage corresponding to full-scale is given by Equation 1. In this mode, the 1.5-V common-mode voltage to bias the input pins must be generated externally.

Full-scale differential input volage, pp = (Voltage forced on VCM pin) x 2.67 x G

where

•  $G = 10^{-(Fine gain in db/20)}$  (1)





Figure 56. Reference Section

## 7.5 Programming

#### 7.5.1 Device Programming Modes

The ADS556x device offers flexibility with several programmable features that are easily configured.

The device can be configured independently using either parallel interface control or serial interface programming.

In addition, the device supports a third configuration mode, where both the parallel interface and the serial control registers are used. In this mode, the priority between the parallel and serial interfaces is determined by a priority table (Table 3). If this additional level of flexibility is not required, the user can select either the serial interface programming or the parallel interface control.

#### 7.5.2 Using Parallel Interface Control Only

To control the device using parallel interface, keep RESET tied to **high** (DRVDD). The DFS, MODE, SEN, SCLK, and SDATA pins are used to directly control certain modes of the ADC. The device is configured by connecting the parallel pins to the correct voltage levels (as described in Table 4 to Table 8). Applying a reset is not required.

In this mode, the SEN, SCLK, and SDATA pins function as parallel interface control pins. Frequently used functions are controlled in this mode: standby, selection between LVDS/CMOS output format, internal and external reference, 2s-complement and offset-binary output format, and position of the output clock edge.

Table 2 lists a description of the modes controlled by the parallel pins.



## **Programming (continued)**

#### **Table 2. Parallel Pin Definition**

| PIN   | CONTROL MODES                                                                        |  |
|-------|--------------------------------------------------------------------------------------|--|
| DFS   | DATA FORMAT and the LVDS/CMOS output interface                                       |  |
| MODE  | Internal or external reference                                                       |  |
| SEN   | CLKOUT edge programmability                                                          |  |
| SCLK  | LOW SPEED mode control for low sampling frequencies (≤ 30 MSPS)                      |  |
| SDATA | STANDBY mode – Global (ADC, internal references and output buffers are powered down) |  |

#### 7.5.2.1 Using Serial Interface Programming Only

To program using the serial interface, the internal registers must first be reset to the default values, and the RESET pin must be kept **low**. In this mode, the SEN, SDATA, and SCLK pins function as serial interface pins and are used to access the internal registers of ADC. The registers are reset either by applying a pulse on the RESET pin (of width greater than 10 ns), or by a **high** setting on the <RST> bit (D1 in register 0x6C). The Serial Interface section describes the register programming and register reset in more detail.

Because the parallel pins, DFS and MODE, are not used in this mode, they must be tied to ground.

#### 7.5.2.2 Using Both Serial Interface And Parallel Controls

For increased flexibility, a combination of serial interface registers and parallel pin controls (DFS, MODE) can also be used to configure the device.

The serial registers must first be reset to the default values and the RESET pin must be kept **low**. In this mode, the SEN, SDATA, and SCLK pins function as serial interface pins and are used to access the internal registers of ADC. The registers are reset either by applying a pulse on RESET pin or by a **high** setting on the <RST> bit (D1 in register 0x6C). The *Serial Interface* section describes the register programming and register reset in more detail.

The parallel interface control pins, DFS and MODE, are used and their function is determined by the appropriate voltage levels as described in Table 7 and Table 8. The voltage levels are derived by using a resistor string as shown in Figure 57. Because some functions are controlled using both the parallel pins and serial registers, the priority between the two is determined by a priority table (Table 3).

Table 3. Priority Between Parallel Pins and Serial Registers

| PIN  | FUNCTIONS SUPPORTED             | PRIORITY                                                                                                                                                                                                                                                                                        |
|------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE | Internal and external reference | When using the serial interface, <ref> bit (register 0x6D, bit D4) controls this mode, ONLY if the MODE pin is tied low.</ref>                                                                                                                                                                  |
| DFS  | DATA FORMAT                     | When using the serial interface, <df> bit (register 0x63, bit D3) controls this mode, ONLY if the DFS pin is tied low.</df>                                                                                                                                                                     |
|      | LVDS and CMOS                   | When using the serial interface, <odi> bit (register 0x6C, bits D3-D4) controls the LVDS or CMOS selection independent of the state of DFS pin, only if the <odi> bit is not programmed as 00. The DFS pin controls LVDS/CMOS selection if the <odi> bit is programmed as 00.</odi></odi></odi> |

Submit Documentation Feedback





Figure 57. Simple Scheme to Configure Parallel Pins

## 7.5.2.3 Description of Parallel Pins

#### **Table 4. SCLK Control Pin**

| SCLK  | DESCRIPTION                                                                |
|-------|----------------------------------------------------------------------------|
| 0     | DEFAULT SPEED mode - Use for sampling frequencies > 25 MSPS, 3dB Gain.     |
| DRVDD | LOW SPEED mode Enabled - Use for sampling frequencies ≤ 25 MSPS, 1dB Gain. |

#### **Table 5. SDATA Control Pin**

| SDATA | DESCRIPTION                                                                                                   |
|-------|---------------------------------------------------------------------------------------------------------------|
| 0     | Normal operation (Default)                                                                                    |
| DRVDD | STANDBY. This is a global power-down, where ADC, internal references and the output buffers are powered down. |

#### **Table 6. SEN Control Pin**

| SEN            | DESCRIPTION                                                                       |
|----------------|-----------------------------------------------------------------------------------|
| WITH CMOS INTE | RFACE                                                                             |
| 0              | CLKOUT Rising edge later by (3/36)Ts<br>CLKOUT Falling edge later by (3/36)Ts     |
| (3/8)DRVDD     | CLKOUT Rising edge later by (5/36)Ts CLKOUT Falling edge later by (5/36)Ts        |
| (5/8)DRVDD     | CLKOUT Rising edge earlier by (3/36)Ts<br>CLKOUT Falling edge earlier by (3/36)Ts |
| DRVDD          | Default CLKOUT position                                                           |
| WITH LVDS INTE | RFACE                                                                             |
| 0              | CLKOUT Rising edge later by (7/36)Ts CLKOUT Falling edge later by (6/36)Ts        |
| (3/8)DRVDD     | CLKOUT Rising edge later by (7/36)Ts CLKOUT Falling edge later by (6/36)Ts        |
| (5/8)DRVDD     | CLKOUT Rising edge later by (3/36)Ts CLKOUT Falling edge later by (3/36)Ts        |
| DRVDD          | Default CLKOUT position                                                           |



#### **Table 7. DFS Control Pin**

| DFS        | DESCRIPTION                                      |  |  |  |  |  |  |  |
|------------|--------------------------------------------------|--|--|--|--|--|--|--|
| 0          | 2s-complement data and DDR LVDS output (Default) |  |  |  |  |  |  |  |
| (3/8)DRVDD | 2s-complement data and parallel CMOS output      |  |  |  |  |  |  |  |
| (5/8)DRVDD | Offset binary data and parallel CMOS output      |  |  |  |  |  |  |  |
| DRVDD      | Offset binary data and DDR LVDS output           |  |  |  |  |  |  |  |

#### **Table 8. MODE Control Pin**

| MODE      | DESCRIPTION        |
|-----------|--------------------|
| 0         | Internal reference |
| (3/8)AVDD | External reference |
| (5/8)AVDD | External reference |
| AVDD      | Internal reference |

#### 7.5.3 Serial Interface

The ADC has a set of internal registers, which can be accessed through the serial interface formed by the SEN (serial interface enable), SCLK (serial interface clock), SDATA (serial interface data), and RESET pins. After device power-up, the internal registers must be reset to the default values by applying a high-going pulse on RESET (of width greater than 10 ns), or by a high setting on the <RST> bit (D1 in register 0x6C).

A serial shift of bits into the device is enabled when the SEN pin is low. The serial data pin, SDATA, is latched at every falling edge of the SCLK pin when the SEN pin is active (low). The serial data is loaded into the register at every 16th SCLK falling edge when the SEN pin is low. If the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data is loaded in multiples of 16-bit words within a single active SEN pulse.

The first 8 bits form the register address and the remaining 8 bits form the register data. The interface can work with a SCLK frequency from 20 MHz down to very low speeds (few Hertz) and also with non-50% SCLK duty cycle.

#### 7.5.4 Register Initialization

After power-up, the internal registers *must* be reset to the default values which occurs in one of the following ways:

- 1. A hardware reset by applying a high-going pulse on the RESET pin (of width greater than 10 ns) as shown in Figure 58.
- A software reset by using the serial interface and setting the <RST> bit (D1 in register 0x6C) to high. This
  configuration initializes the internal registers to the default values and then self-resets the <RST> bit to low.
  In this case the RESET pin is kept low.

Submit Documentation Feedback





Figure 58. Serial Interface Timing Diagram

## 7.6 Register Maps

Table 9 gives a summary of all the modes that can be programmed through the serial interface.

Table 9. Summary of Functions Supported by Serial Interface<sup>(1)</sup> (2)

|                               |                                                                      |                                     |           |                                            | ou by cornar innorna                                   |                                |        |                                                              |  |  |  |  |  |
|-------------------------------|----------------------------------------------------------------------|-------------------------------------|-----------|--------------------------------------------|--------------------------------------------------------|--------------------------------|--------|--------------------------------------------------------------|--|--|--|--|--|
| REGISTER<br>ADDRESS<br>IN HEX |                                                                      | REGISTER FUNCTIONS                  |           |                                            |                                                        |                                |        |                                                              |  |  |  |  |  |
| A7 - A0                       | D7                                                                   | D6                                  | D5        | D4                                         | D3                                                     | D2                             | D1     | D0                                                           |  |  |  |  |  |
| 5D                            |                                                                      |                                     |           |                                            |                                                        |                                |        | <pre><lf noise="" suppression=""></lf></pre>                 |  |  |  |  |  |
| 62                            |                                                                      |                                     |           |                                            | CLKOUT POS<br>Output clock position pro                |                                | oility |                                                              |  |  |  |  |  |
| 63                            | <stby> Global power down</stby>                                      |                                     |           |                                            | <df> DATA FORMAT - 2s complement or offset binary</df> |                                |        | <low speed=""> Enable low sampling frequency operation</low> |  |  |  |  |  |
| 65                            |                                                                      | N> - All 0s, all 1s, custom pattern | , toggle, |                                            |                                                        |                                |        |                                                              |  |  |  |  |  |
| 68                            |                                                                      |                                     |           |                                            | Fine gain 0 d                                          | <gain:<br>B to 6 de</gain:<br> |        | B steps                                                      |  |  |  |  |  |
| 69                            |                                                                      |                                     | •         | <custom a=""> Custon</custom>              | n pattern (D7 TO D0)                                   |                                |        |                                                              |  |  |  |  |  |
| 6A                            |                                                                      |                                     |           | <custom b=""> Custom</custom>              | pattern (D15 TO D8)                                    |                                |        |                                                              |  |  |  |  |  |
| 6C                            |                                                                      |                                     |           |                                            | put data interface<br>or parallel CMOS                 |                                |        |                                                              |  |  |  |  |  |
| 6D                            |                                                                      |                                     |           | <ref> Internal or external reference</ref> |                                                        |                                |        |                                                              |  |  |  |  |  |
| 6E                            |                                                                      |                                     |           |                                            |                                                        |                                |        | <rst> Software reset</rst>                                   |  |  |  |  |  |
| 7E                            | <pre><data term=""> Internal termination – data outputs</data></pre> |                                     |           |                                            | CLKOUT TERM><br>ermination – output clock              |                                |        | <lvds curr=""> LVDS current programmability</lvds>           |  |  |  |  |  |
| 7F                            | <curr double=""> LVDS current double</curr>                          |                                     |           |                                            |                                                        |                                |        |                                                              |  |  |  |  |  |

<sup>(1)</sup> The unused bits in each register (shown by blank cells in above table) must be programmed as 0.

<sup>(2)</sup> Multiple functions in a register can be programmed in a single write operation. See the Serial Interface section for details.



#### 7.6.1 Register Description

This section explains each register function in detail.

#### Table 10. Register 5D

| A7 - A0 (hex) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                                   |
|---------------|----|----|----|----|----|----|----|--------------------------------------|
| 5D            |    |    |    |    |    |    |    | <lf noise<br="">SUPPRESSION&gt;</lf> |

DO LF NOISE SUPPRESSION> Low-Frequency Noise Suppression

0 Disable low-frequency noise suppression

1 Enable low-frequency noise suppression

#### Table 11. Register 62

| A7 - A0 (hex) | D7 | D6 | D5 | D4 | D3                                                           | D2          | D1                  | D0           |  |  |  |  |
|---------------|----|----|----|----|--------------------------------------------------------------|-------------|---------------------|--------------|--|--|--|--|
| 62            |    |    |    |    | <b>CLKOUT POSN&gt;</b> Output clock position programmability |             |                     |              |  |  |  |  |
| D4 - D0       |    |    |    |    |                                                              |             |                     |              |  |  |  |  |
| 1             | •  |    | ,  | •  |                                                              | KOUT positi | on)<br>ning Charact | eristics for |  |  |  |  |

LVDS and CMOS Modes table.00001 Default CLKOUT position.

Setup and hold timings with this clock position are specified in the *Timing Characteristics* 

for LVDS and CMOS Modes table.

XX011 CMOS - Rising edge earlier by (3/36) Ts

LVDS - Falling edge later by (3/36) Ts

XX101 CMOS - Rising edge later by (3/36) Ts

LVDS - Falling edge later by (6/36) Ts

XX111 CMOS - Rising edge later by (5/36) Ts

LVDS - Falling edge later by (6/36) Ts

01XX1 CMOS - Falling edge earlier by (3/36) Ts

LVDS - Rising edge later by (3/36) Ts

10XX1 CMOS - Falling edge later by (3/36) Ts

LVDS - Rising edge later by (7/36) Ts

11XX1 CMOS - Falling edge later by (5/36) Ts

LVDS - Rising edge later by (7/36) Ts



#### Table 12. Register 63

| A7 - A0 (hex) | D7                              | D6 | D5 | D4 | D3                                                                      | D2 | D1 | D0                                                           |
|---------------|---------------------------------|----|----|----|-------------------------------------------------------------------------|----|----|--------------------------------------------------------------|
| 63            | <stby> Global power down</stby> |    |    |    | <pre><df>   DATA FORMAT -   2s complement   or offset binary</df></pre> |    |    | <low speed=""> Enable low sampling frequency operation</low> |

D3 <DF> Output Data Format

0 2s-complement

1 Offset binary

DO <LOW SPEED> Low Sampling Frequency Operation

0 DEFAULT SPEED mode (for Fs > 25 MSPS)

1 LOW SPEED mode eabled (for Fs ≤ 25 MSPS)

D7 <STBY> Global STANDBY

0 Normal operation

1 Global power-down (includes ADC, internal references and output buffers)

## Table 13. Register 65

| A7 - A0 (hex) | D7                                                                                                                      | D6            | D5            | D4 | D3 | D2 | D1 | D0 |
|---------------|-------------------------------------------------------------------------------------------------------------------------|---------------|---------------|----|----|----|----|----|
| 65            | <test patt<="" th=""><th>TERNS&gt; — All</th><th>l 0s, all 1s,</th><th></th><th></th><th></th><th></th><th></th></test> | TERNS> — All  | l 0s, all 1s, |    |    |    |    |    |
| 03            | toggle, ra                                                                                                              | amp, custom p | attern        |    |    |    |    |    |

D7 - D5 <TEST PATTERN> Outputs selected test pattern on data lines

000 Normal operation

001 All 0s

010 All 1s

011 Toggle pattern - alternate 1s and 0s on each data output and across data outputs

100 Ramp pattern - Output data ramps from 0x0000 to 0xFFFF by one code every clock cycle

101 Custom pattern - Outputs the custom pattern in CUSTOM PATTERN registers A and B

111 Unused



#### Table 14. Register 68

| A7 - A0 (hex) | D7            | D6         | D5          | D4                 | D3                 | D2           | D1              | D0    |
|---------------|---------------|------------|-------------|--------------------|--------------------|--------------|-----------------|-------|
| 68            |               |            |             |                    | <gain> Fine</gain> | gain 0 dB to | 6 dB, in 1-dB s | steps |
| D3 - D0       | <gain></gain> | Programi   | mable Fine  | e Gain             |                    |              |                 |       |
|               | 0XXX          | 1 dB       |             |                    |                    |              |                 |       |
|               | 1000          | 0 dB       |             |                    |                    |              |                 |       |
|               | 1001          | 1 dB, defa | ult registe | r value after rese | t                  |              |                 |       |
|               | 1010          | 2 dB       |             |                    |                    |              |                 |       |
|               | 1011          | 3 dB       |             |                    |                    |              |                 |       |
|               | 1100          | 4 dB       |             |                    |                    |              |                 |       |
|               | 1101          | 5 dB       |             |                    |                    |              |                 |       |

## Table 15. Register 69 and Register 6A

| A7 - A0 (hex) | D7 | D6                                            | D5 | D4               | D3                 | D2 | D1 | D0 |  |  |  |  |
|---------------|----|-----------------------------------------------|----|------------------|--------------------|----|----|----|--|--|--|--|
| 69            |    | <custom a=""> Custom pattern (D7–D0)</custom> |    |                  |                    |    |    |    |  |  |  |  |
| 6A            |    |                                               | <( | CUSTOM B> Custor | n pattern (D15-D8) |    |    |    |  |  |  |  |

Register 69 <CUSTOM A> Custom pattern (D7–D0)

6 dB

D7 - D0 Program bits D7 to D0 of custom pattern

Register 6A < CUSTOM B> Custom pattern (D15–D8)

D15 - D8 Program bits D15 to D8 of custom pattern

#### Table 16. Register 6C

| A7 - A0 (hex) | D7 | D6 | D5 | D4 | D3                                     | D2 | D1 | D0 |
|---------------|----|----|----|----|----------------------------------------|----|----|----|
| 6C            |    |    |    |    | t data interface -<br>or parallel CMOS |    |    |    |

D4 - D3 <ODI> Output Interface

1110

00 default after reset, state of DFS pin determines interface type. See Table 7.

01 DDR LVDS outputs, independent of state of DFS pin.

11 Parallel CMOS outputs, independent of state of DFS pin.

### Table 17. Register 6D

| A7 - A0 | D7 | D6 | D5 | D4                   | D3 | D2 | D1 | D0 |
|---------|----|----|----|----------------------|----|----|----|----|
|         |    |    |    | <ref></ref>          |    |    |    |    |
| 6D      |    |    |    | Internal or external |    |    |    |    |
|         |    |    |    | reference            |    |    |    |    |

D4 <REF> Reference

0 Internal reference

1 External reference mode, force voltage on VCM to set reference.

Submit Documentation Feedback



## Table 18. Register 6E

| A7 - A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                         |
|---------|----|----|----|----|----|----|----|----------------------------|
| 6E      |    |    |    |    |    |    |    | <rst> Software reset</rst> |

D0 <RST> Software resets the ADC

Resets all registers to default values

## Table 19. Register 7E

|         |                                                                                                                                                                                                                                                                                   |            |                       | Table 13    | . Register /L                   |                               |             |                                                           |    |  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|-------------|---------------------------------|-------------------------------|-------------|-----------------------------------------------------------|----|--|
| A7 - A0 |                                                                                                                                                                                                                                                                                   | D7         | D6                    | D5          | D4                              | D3                            | D2          | D1                                                        | D0 |  |
| 7E      | <data< th=""><th>TERM&gt; Inte</th><th>rnal termination – da</th><th>ata outputs</th><th><clkout term<br="">out</clkout></th><th>l&gt; Internal ter<br/>tput clock</th><th>rmination –</th><th colspan="3"><b><lvds curr=""></lvds></b> LVDS current programmability</th></data<> | TERM> Inte | rnal termination – da | ata outputs | <clkout term<br="">out</clkout> | l> Internal ter<br>tput clock | rmination – | <b><lvds curr=""></lvds></b> LVDS current programmability |    |  |
| D1 - D0 | <lvd< td=""><td>S CURR&gt;</td><th>LVDS Buffer C</th><td>Current Pro</td><td>ogrammability</td><td></td><td></td><td></td><td></td></lvd<>                                                                                                                                        | S CURR>    | LVDS Buffer C         | Current Pro | ogrammability                   |                               |             |                                                           |    |  |
|         | 00                                                                                                                                                                                                                                                                                | 3.5 mA,    | default               |             |                                 |                               |             |                                                           |    |  |
|         | 01                                                                                                                                                                                                                                                                                | 2.5 mA     |                       |             |                                 |                               |             |                                                           |    |  |
|         | 10                                                                                                                                                                                                                                                                                | 4.5 mA     |                       |             |                                 |                               |             |                                                           |    |  |
|         | 11                                                                                                                                                                                                                                                                                | 1.75 mA    |                       |             |                                 |                               |             |                                                           |    |  |
| D4 - D2 | <clk< td=""><td>OUT TER</td><th>RM&gt; LVDS Buffe</th><td>er Internal</td><td>Termination</td><td></td><td></td><td></td><td></td></clk<>                                                                                                                                         | OUT TER    | RM> LVDS Buffe        | er Internal | Termination                     |                               |             |                                                           |    |  |
|         | 000                                                                                                                                                                                                                                                                               | No inter   | nal termination       |             |                                 |                               |             |                                                           |    |  |
|         | 001                                                                                                                                                                                                                                                                               | 325        |                       |             |                                 |                               |             |                                                           |    |  |
|         | 010                                                                                                                                                                                                                                                                               | 200        |                       |             |                                 |                               |             |                                                           |    |  |

D7 - D5 <DATA TERM> LVDS Buffer Internal Termination

> No internal termination



## Table 20. Register 7F

| A7 - A0 | D7                                                                                                     | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------|--------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|
| 7F      | <curr current<="" dou="" th=""><th>_</th><th></th><th></th><th></th><th></th><th></th><th></th></curr> | _  |    |    |    |    |    |    |

D7 - D6 < CURR DOUBLE> LVDS Buffer Internal Termination

00 Value specified by <LVDS CURR>

01 2x data, 2x clockout currents

10 1x data, 2x clockout currents

11 2x data, 4x clockout currents



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

In the design of any application involving a high-speed data converter, particular attention should be paid to the design of the analog input, the clocking solution, and careful layout of the clock and analog signals. The ADS5562 evaluation module (EVM) is one practical example of the design of the analog input circuit and clocking solution, as well as a practical example of good circuit board layout practices around the ADC.

#### 8.2 Typical Application

The analog inputs of the ADS5562 device must be fully differential and biased to an appropriate common mode voltage, VCM. End equipment typically does not have a signal that already meets the requisite amplitude and common mode and is fully differential. Therefore, a signal conditioning circuit is required for the analog input. If the amplitude of the input circuit is such that no gain is needed to make full use of the full-scale range of the ADC, then a transformer coupled circuit as used on the EVM can be used with good results. The transformer coupling is inherently low-noise, and inherently AC-coupled so that the signal may be biased to VCM after the transformer coupling. Figure 59 shows an example of transformer coupling as used on the ADS556x EVM.



Figure 59. Drive Circuit Using RF Transformers

If signal gain is required, or the input bandwidth is to include the spectrum all the way down to DC such that AC coupling is not possible, then an amplifier-based signal conditioning circuit would be required. Figure 60 shows the LMH6552 device interfaced with the ADS5562 device. The LMH6552 device is configured to have to single-ended input with a differential outputs follow by the first Nyquist-based low-pass filter with 40-MHz bandwidth. Figure 60 also shows the power supply recommendations for the amplifier.





Figure 60. Drive Circuit Using LMH6552 Fully Differential Amplifier

Clocking a high-speed ADC such as the ADS5562 device requires a fully differential-clock signal from a clean, low-jitter clock source and driven by an appropriate clock buffer, often with LVPECL or LVDS signaling levels. The sample clock must also be biased up to the appropriate common mode voltage, but unlike the analog input, the data converter itself will often internally bias the clock to the appropriate VCM if the clock signal is AC coupled as in the typical clock driver circuit shown in Figure 50 through Figure 53.

#### 8.2.1 Design Requirements

The ADS5562 device requires a fully differential analog input with a full-scale range not to exceed 3.56-V peak-to-peak differential, biased to a common-mode voltage of 1.5 V. In addition the input circuit must provide proper transmission line termination (or proper load resistors in an amplifier-based solution) so the input of the impedance of the ADC analog inputs should be considered as well.

The ADS5562 device is capable of a typical SNR of 82.8 dBFS for input frequencies of about 30 MHz, which is well under the Nyquist limit for this ADC operating at 80 Msps. The amplifier and clocking solution have a direct impact on performance in terms of SNR. Therefore the amplifier and clocking solution should be selected such that the SNR performance of at least 82 dBFS is preserved.

#### 8.2.2 Detailed Design Procedure

The ADS5562 device has a maximum sample rate of 80 MHz and an input bandwidth of approximately 300 MHz. For this application, the first Nyquist zone is involved, so the frequency bandwidth must be limited under 40 MHz.

#### 8.2.2.1 Clocking Source for ADC5562

The signal-to-noise ratio of the ADC is limited by three different factors: the quantization noise, the thermal noise, and the total jitter of the sample clock. Quantization noise is driven by the resolution of the ADC, which is 16 bits for the ADS5562 device. Thermal noise is typically not noticeable in high-speed pipelined converters such as the ADS5562 device, but may be estimated by looking at the signal to noise ratio of the ADC with very-low input frequencies and using Equation 3 to solve for thermal noise. For this estimation, use the specified SNR for the lowest frequency listed (see the *Specifications* section. The lowest input frequency listed for the ADS5562 device is at 3 MHz, and the SNR at that frequency is 84 dB. Therefore, use 84 dB as the SNR limit for this application because of thermal noise. This value is just an approximation, and the lower the input frequency that has an SNR specification the better this approximation is. The thermal noise limits the SNR at low input frequencies while the clock jitter sets the SNR for higher input frequencies.



Quantization noise is also a limiting factor for SNR, as the theoretical maximum achievable SNR as a function of the number of bits of resolution is set by Equation 2.

$$SNR_{max} = 1.76 + (6.02 \times N)$$

where

For a 16-bit ADC, the maximum SNR =  $1.76 + (6.02 \times 16) = 98.08$  dB. This value is the number that is entered into Equation 3 for quantization noise as we solve for total SNR for different amounts of clock jitter using Equation 3.

$$SNR_{ADC} \ [dBc] = -20 \times Log \sqrt{10^{\frac{SNR_{Quantization\_Noise}}{20}}} \right)^{2} + \left(10^{\frac{SNR_{Thermal\_Noise}}{20}}\right)^{2} + \left(10^{\frac{SNR_{Jitter}}{20}}\right)^{2} + \left(10^{\frac{SNR_{Jitter}}{20}}\right)^{2}$$

$$(3)$$

Use Equation 4 to calculate the SNR limitation because of sample clock jitter.

$$SNR_{Jitter} [dBc] = -20 \times log(2\pi \times f_{IN} \times t_{Jitter})$$
(4)

Note that the clock jitter in Equation 4 is the total amount of clock jitter, whether the jitter source is internal to the ADC or external because of the clocking source. The total clock jitter (T<sub>Jitter</sub>) has two components – the internal aperture jitter (90 fs for ADS5562) which is set by the noise of the clock input buffer, and the external clock jitter from the clocking source and all associated buffering of the clock signal. Use Equation 5 to calculate the total clock jitter from the aperture jitter and the external clock jitter.

$$T_{\text{Jitter}} = \sqrt{\left(T_{\text{Jitter,Ext.Clock\_Input}}\right)^2 + \left(T_{\text{Aperture\_ADC}}\right)^2}$$
(5)

The external clock jitter can be minimized by using high-quality clock sources and jitter cleaners as well as a bandpass filter at the clock input while a faster clock slew rate may at times also improve the ADC aperture jitter slightly.

The ADS5562 device has an internal aperture jitter of 90 fs, which is largely fixed. The SNR depending on amount of external jitter for different input frequencies is shown in Figure 61. Often the design requirements list a target SNR for a system, and Equation 3 through Equation 5 are then used to calculate the external clock jitter needed from the clocking solution to meet the system objectives.

Figure 61 shows that with an external clock jitter of 200 fs rms, the expected SNR of the ADS5562 device is greater than 82 dBFS at an input tone of 40 MHz, which is the Nyquist limit. Having less external clock jitter such as 150 fs rms, or even 100 fs rms, results in an SNR that exceeds the design target, but possibly at the expense of a more costly clocking solution. An external clock jitter of greater than 200 fs does not meet the design target. Because the design target for SNR is established at 82 dB, and a margin of error is necessary for the SNR contribution from the amplifier and filter on the analog signal, the design goal of 150 fs external clock jitter is established to achieve an SNR for the ADC of approximately 83 dB.

#### 8.2.2.2 Amplifier Selection

The amplifier and any input filtering has its own SNR performance, and the SNR performance of the amplifier front end combines with the SNR of the ADC to yield a system SNR that is less than that of the ADC. System SNR can be calculated from the SNR of the amplifier conditioning circuit and the overall ADC SNR as in Equation 6. In Equation 6, the SNR of the ADC is the value derived from the data sheet specifications and the clocking derivation presented in the *Clocking Source for ADC5562* section.

$$SNR_{System} = -20 \cdot log \sqrt{10^{\frac{-SNR_{ADC}}{20}}}^2 + \left(10^{\frac{-SNR_{Amp+Filter}}{20}}\right)^2$$
(6)



The SNR of the amplifier and filter can be calculated from the noise specifications in the data sheet for the amplifier, the amplifude of the signal and the bandwidth of the filter. The noise from the amplifier is band-limited by the filter, and the rolloff of the filter depends on the order of the filter. Therefore, replacing the filter rolloff with an equivalent brick-wall filter bandwidth is convenient. For example, a 1st order filter can be approximated by a brick-wall filter with bandwidth of 1.57 times the bandwidth of the 1st order filter. For this design, assume a 1st order filter is used. Use Equation 7 to calculate the amplifier and filter noise.

$$SNR_{Amp+Filter} = 10 \times log \left( \frac{V_O^2}{E_{FILTEROUT}^2} \right) = 20 \times log \left( \frac{V_O}{E_{FILTEROUT}} \right)$$

Where

- $V_O$  = the amplifier output signal (which will be full scale input of the ADC expressed in rms)
- $E_{FILTEROUT} = E_{NAMPOUT} \times \sqrt{ENB}$ 
  - $E_{NAMPOUT}$  = the output noise density of the LMH6552 (1.1 nV/ $\sqrt{Hz}$  times amplifier gain)
  - ENB = the brick-wall equivalent noise bandwidth of the filter

(7)

In Equation 7, the parameters of the equation may be seen to be in terms of signal amplitude in the numerator and amplifier noise in the denominator, or SNR. For the numerator, use the full-scale voltage specification of the ADS5562 device, or 3.56-V peak-to-peak differential. Because Equation 7 requires the signal voltage to be in rms, convert  $3.56\text{-V}_{PP}$  to 1.26-V rms.

The noise specification for the LMH6552 device is listed as 1.1 nV/ $\sqrt{\text{Hz}}$  times the amplifier gain. Therefore, use this value to integrate the noise component from DC out to the filter cutoff, using the equivalent brick wall filter of 40 MHz × 1.57, or 62.8 MHz. The result of 1.1 nV/ $\sqrt{\text{Hz}}$  over  $\sqrt{62.8}$  MHz times gain yields 8717 nV, or 8.717  $\mu$ V, assuming a gain factor of 2 for the amplifier.

Using 1.26-V rms for  $V_O$  and 8.717  $\mu V$  for  $E_{FILTEROUT}$ , the SNR of the amplifier and filter as given by Equation 7 is approximately 103.2 dB.

Taking the SNR of the ADC as 83 dB from Figure 61, and SNR of the amplifier and filter as 103.2 dB, Equation 6 predicts the system SNR to be 82.96 dB. In other words, the SNR of the ADC and the SNR of the front end combine as the square root of the sum of squares, and because the SNR of the amplifier front end is much greater than the SNR of the ADC in this example, the SNR of the ADC dominates Equation 6 and the system SNR is almost the SNR of the ADC. The assumed design requirement is 82 dB, and after a clocking solution was selected and an amplifier or filter solution was selected, the predicted SNR of is 82.96 dB. At this point, consider making tradeoffs of either the clocking specification or amplifier gain to see how such tradeoffs begin to affect the expected system performance.



#### 8.2.3 Application Curve

Figure 61 shows the SNR of the ADC as a function of clock jitter and input frequency for the ADS5562 device. This plot of curves take into account the aperture jitter of the ADC, the number of bits of resolution, and the thermal noise estimation so that the plot can be used to predict SNR for a given input frequency and external clock jitter. Figure 61 then may be used to set the jitter requirement for the clocking solution for a given input bandwidth and given design goal for SNR.



Figure 61. SNR vs Input Frequency and External Clock Jitter

## 9 Power Supply Recommendations

The device requires a 3.3-V nominal supply for AVDD. The device also requires a 3.3-V supply for DRVDD. There are no specific sequence power-supply requirements during device power-up. AVDD, and DRVDD can power up in any order. It is recommended that the analog supply be low noise, such as would be the case if each analog supply was generated by its own linear regulator. The digital supply would be much more tolerant of supply noise and a DC-DC switching supply could be suitable for DRVDD.

At each power-supply pin, a 0.1- $\mu$ F decoupling capacitor should be kept close to the device. A separate decoupling capacitor group consisting of a parallel combination of 10- $\mu$ F, 1- $\mu$ F, and 0.1- $\mu$ F capacitors can be kept close to the supply source.

### 10 Layout

#### 10.1 Layout Guidelines

Figure 62 is a section of the layout of the ADS5562 that illustrates good layout practices for the clocking, analog input, and digital outputs. In this example, the analog input enters from the left while the clocking enters from the top, keeping the clock signal away from the analog signals so as to not allow coupling between the analog signal and the clock signal. On the layout of the differential traces, note the symmetry of the trace routing between the two sides of the differential signals.

The digital outputs are routed off to the right, so as to keep the digital signals away from the analog inputs and away from the clock. Note the circuitous routing added to some of the LVDS differential traces but not to others; this is the equalize the lengths of the routing across all of the LVDS traces so as to preserve the setup/hold timing at the end of the digital signal routings. If the timing closure in the receiving device (such as an FPGA or ASIC) has enough timing margin, then the circuitous routing to equalize trace lengths may not be necessary.

In addition, the solid gray areas are ground planes, providing more isolation between the clocking and the analog inputs as well as between the clocking and the digital outputs.



## **Layout Guidelines (continued)**

#### 10.1.1 Supply Decoupling

As ADS556x already includes internal decoupling, minimal external decoupling can be used without loss in performance. Decoupling capacitors can help to filter external power supply noise, so the optimum number of capacitors would depend on the actual application. The decoupling capacitors should be placed very close to the converter supply pins. TI recommends using separate supplies for the analog and digital supply pins to isolate digital switching noise from sensitive analog circuitry. In case only a single 3.3-V supply is available, it should be routed first to AVDD. The supply can then be tapped and isolated with a ferrite bead (or inductor) with decoupling capacitor, before being routed to DRVDD.

#### 10.1.2 Exposed Thermal Pad

The exposed pad must be soldered at the bottom of the package to a ground plane for best thermal performance. For detailed information, see the TI application notes, QFN Layout Guidelines (SLOA122) and QFN/SON PCB Attachment (SLUA271).

## 10.2 Layout Example



Figure 62. Typical Layout of ADS5562



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Device Nomenclature

**Analog Bandwidth** The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low -frequency value.

Aperture Delay The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs.

Aperture Jitter The sample-to-sample variation in aperture delay.

Clock Pulse Width/Duty Cycle The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle.

Differential Nonlinearity (DNL) An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of **LSBs** 

Effective Number of Bits (ENOB) The ENOB is a measure of a converter's performance as compared to the theoretical limit based on quantization noise.

$$ENOB = \frac{SINAD - 1.76}{6.02} \tag{8}$$

Gain Error The gain error is the deviation of the ADC's actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range.

Integral Nonlinearity (INL) The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs.

Maximum Sample Rate The maximum conversion rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted.

Minimum Sample Rate The minimum conversion rate at which the ADC functions.

Offset Error The offset error is the difference, given in number of LSBs, between the ADC's actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into mV.

Signal-to-Noise and Distortion (SINAD) SINAD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of all the other spectral components including noise  $(P_N)$  and distortion  $(P_D)$ , but excluding DC. SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the fullscale range of the converter.

$$SINAD = 10Log^{10} \frac{P_s}{P_N + P_D}$$
(9)

Signal-to-Noise Ratio SNR is the ratio of the power of the fundamental (P<sub>S</sub>) to the noise floor power (P<sub>N</sub>), excluding the power at DC and the first nine harmonics.

SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the fullscale range of the converter.

$$SNR = 10Log^{10} \frac{P_s}{P_N}$$
 (10)

Spurious-Free Dynamic Range (SFDR) The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier).

Temperature Drift The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ . It is calculated by dividing the



#### **Device Support (continued)**

maximum deviation of the parameter across the  $T_{MIN}$  to  $T_{MAX}$  range by the difference  $T_{MAX}$ – $T_{MIN}$ .

**Total Harmonic Distortion (THD)** THD is the ratio of the power of the fundamental ( $P_S$ ) to the power of the first nine harmonics ( $P_D$ ).

$$THD = 10Log^{10} \frac{P_s}{P_N}$$
 (11)

THD is typically given in units of dBc (dB to carrier).

**Two-Tone Intermodulation Distortion** IMD3 is the ratio of the power of the fundamental (at frequencies f1 and f2) to the power of the worst spectral component at either frequency 2f1–f2 or 2f2–f1. IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range.

**Voltage Overload Recovery** The number of clock cycles taken to recover to less than 1% error for a 6-dB overload on the analog inputs.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

- ADS5560/62EVM User's Guide, SLAU260
- ADS6149EVM User's Guide, SLWU061
- ADS5547 14-BIT, 210 MSPS ADC With DDR LVDS/CMOS Outputs, SLWS192
- CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters, SCAA902
- CDCE72010 Phase Noise Performance and Jitter Cleaning Ability, SCAA091
- Design Considerations for Avoiding Timing Errors During High-Speed ADC, LVDS Data Interface with FPGA, SLAA592
- Driving High-Speed, Analog-to-Digital Converters Part I, Circuit Topologies and System-Level Parameters, SLAA416
- QFN Layout Guidelines, SLOA122
- QFN/SON PCB Attachment, SLUA271
- Smart Selection of ADC/DAC Enables Better Design of Software-Defined Radio, SLAA407
- Why Oversample When Undersampling Can Do The Job?, SLAA594

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 21. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE AND BUY | TECHNICAL DOCUMENTS | TOOLS AND<br>SOFTWARE | SUPPORT AND COMMUNITY |  |
|---------|----------------|----------------|---------------------|-----------------------|-----------------------|--|
| ADS5560 | Click here     | Click here     | Click here          | Click here            | Click here            |  |
| ADS5562 | Click here     | Click here     | Click here          | Click here            | Click here            |  |

Submit Documentation Feedback



#### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGE OPTION ADDENDUM



10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ADS5560IRGZR     | ACTIVE | VQFN         | RGZ                | 48   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | AZ5560                  | Samples |
| ADS5560IRGZT     | ACTIVE | VQFN         | RGZ                | 48   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | AZ5560                  | Samples |
| ADS5562IRGZR     | ACTIVE | VQFN         | RGZ                | 48   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | AZ5562                  | Samples |
| ADS5562IRGZT     | ACTIVE | VQFN         | RGZ                | 48   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | AZ5562                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## PACKAGE OPTION ADDENDUM



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Sep-2021

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS5560IRGZR | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| ADS5562IRGZR | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 1-Sep-2021



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS5560IRGZR | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |
| ADS5562IRGZR | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |

7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224671/A



PLASTIC QUADFLAT PACK- NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)