

# TMUX136 6-GHz, 2-Channel, 2:1 Switch, With Power-off Isolation

#### 1 Features

- V<sub>CC</sub> Range 2.3 V to 4.8 V
- **High Performance Switch Characteristics:** 
  - Bandwidth (–3 dB): 6.1 GHz
  - R<sub>ON</sub> (Typical): 5.7 Ω
  - C<sub>ON</sub> (Typical): 1.6 pF
- Current Consumption: 30 µA (Typical)
- Special Features:
  - I<sub>OFF</sub> Protection Prevents Current Leakage in Powered-Down State
  - 1.8-V Compatible Control Inputs (SEL, EN)
- ESD Performance:
  - 5-kV Human Body Model (A114B, Class II)
  - 1-kV Charged-Device Model (C101)
- · Compact 10-Pin UQFN Package (1.5-mm × 2-mm, 0.5-mm Pitch)

### 2 Applications

- Handset: Smartphone
- Notebook PC
- Tablet: Multimedia
- Electronic point of Sale
- Field instrumentation
- Portable Monitor



### 3 Description

The TMUX136 device is a high performance, 6-GHz, 2-channel, 2:1 switch that will support both differential and single ended signals. The device has a wide V<sub>CC</sub> range of 2.3 V to 4.8 V and supports a power-off protection feature forcing all I/O pins to be in highimpedance mode when power is not present on the V<sub>CC</sub> pin. The select pins of TMUX136 are compatible with 1.8-V control voltage, allowing them to be directly interfaced with the General-Purpose I/O (GPIO) from low voltage processors.

The TMUX136 comes in a small 10-pin UQFN package with only 1.5 mm × 2 mm in size, which makes it useful when PCB area is limited.

#### **Device Information**

| PART NUMBER (1) | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-----------------|-----------|-------------------|--|--|
| TMUX136         | UQFN (10) | 1.50 mm × 2.00 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



Note A: EN is the internal enable signal applied to the switch.

**Functional Block Diagram** 



## **Table of Contents**

|                                                                                                                                                                                                                                                                                                                             | 1 8.3 Feature Description                                                                             | 11               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------|
| 2 Applications                                                                                                                                                                                                                                                                                                              | 1 8.4 Device Functional Modes                                                                         | 11               |
| 3 Description                                                                                                                                                                                                                                                                                                               | 1 9 Application and Implementation                                                                    | 12               |
| 4 Revision History                                                                                                                                                                                                                                                                                                          | 2 9.1 Application Information                                                                         | 1 <mark>2</mark> |
| 5 Pin Configuration and Functions                                                                                                                                                                                                                                                                                           | 3 9.2 Typical Application                                                                             | 12               |
| Pin Functions                                                                                                                                                                                                                                                                                                               |                                                                                                       |                  |
| 6 Specifications                                                                                                                                                                                                                                                                                                            | 4 11 Layout                                                                                           | 16               |
| 6.1 Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                | 4 11.1 Layout Guidelines4                                                                             | 16               |
| 6.2 ESD Ratings                                                                                                                                                                                                                                                                                                             |                                                                                                       |                  |
| 6.3 Recommended Operating Conditions                                                                                                                                                                                                                                                                                        |                                                                                                       |                  |
| 6.4 Thermal Information                                                                                                                                                                                                                                                                                                     |                                                                                                       |                  |
| 6.5 Electrical Characteristics                                                                                                                                                                                                                                                                                              |                                                                                                       |                  |
| 6.6 Dynamic Characteristics                                                                                                                                                                                                                                                                                                 |                                                                                                       |                  |
| 6.7 Timing Requirements                                                                                                                                                                                                                                                                                                     |                                                                                                       |                  |
| 6.8 Typical Characteristics                                                                                                                                                                                                                                                                                                 | 8 12.5 Electrostatic Discharge Caution                                                                |                  |
| 7 Parameter Measurement Information                                                                                                                                                                                                                                                                                         | 9 12.6 Glossary                                                                                       |                  |
| 8 Detailed Description                                                                                                                                                                                                                                                                                                      |                                                                                                       |                  |
| 8.1 Overview                                                                                                                                                                                                                                                                                                                |                                                                                                       | 18               |
| 8.2 Functional Block Diagram                                                                                                                                                                                                                                                                                                |                                                                                                       |                  |
| 4 Revision History                                                                                                                                                                                                                                                                                                          |                                                                                                       |                  |
| 4 Revision History Changes from Revision C (July 2018) to R                                                                                                                                                                                                                                                                 | Revision D (August 2020)                                                                              | Page             |
| Changes from Revision C (July 2018) to R                                                                                                                                                                                                                                                                                    | Revision D (August 2020) added temperature range $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | <b>Page</b><br>4 |
| Changes from Revision C (July 2018) to R                                                                                                                                                                                                                                                                                    | added temperature range $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                          |                  |
| Changes from Revision C (July 2018) to R  Added new specification limits to support  Changes from Revision B (November 201)                                                                                                                                                                                                 | added temperature range $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                          | Page             |
| Changes from Revision C (July 2018) to R  Added new specification limits to support  Changes from Revision B (November 2019  Changed pin 6 To: EN, pin 7 To: COM2, a                                                                                                                                                        | added temperature range $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                       | Page17           |
| Changes from Revision C (July 2018) to R  Added new specification limits to support  Changes from Revision B (November 201  Changed pin 6 To: EN, pin 7 To: COM2, a                                                                                                                                                         | added temperature range $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                       | Page             |
| Changes from Revision C (July 2018) to R  Added new specification limits to support  Changes from Revision B (November 201  Changed pin 6 To: EN, pin 7 To: COM2, a  Changes from Revision A (October 2017)  Changed Pin 7 From: COM1 To: COM2                                                                              | added temperature range $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                       | Page17 Page      |
| Changes from Revision C (July 2018) to R  Added new specification limits to support  Changes from Revision B (November 201  Changed pin 6 To: EN, pin 7 To: COM2, a  Changes from Revision A (October 2017)  Changed Pin 7 From: COM1 To: COM2                                                                              | added temperature range $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                       | Page17 Page      |
| Changes from Revision C (July 2018) to R  Added new specification limits to support  Changes from Revision B (November 201  Changed pin 6 To: EN, pin 7 To: COM2, a  Changes from Revision A (October 2017)  Changed Pin 7 From: COM1 To: COM2  Changed Pin 8 From: COM2 To: COM1  Changes from Revision * (August 2017) to | added temperature range $T_A = -40^{\circ}C$ to $+125^{\circ}C$                                       | Page3 Page3      |



# **5 Pin Configuration and Functions**



Figure 5-1. RSE Package 10 Pin (UQFN) Top View

### **Pin Functions**

| ı   | PIN  |       | DESCRIPTION                                                          |  |
|-----|------|-------|----------------------------------------------------------------------|--|
| NO. | NAME | - I/O | DESCRIPTION                                                          |  |
| 1   | A1   | I/O   | Signal path A1                                                       |  |
| 2   | A2   | I/O   | Signal path A2                                                       |  |
| 3   | B1   | I/O   | Signal path B1                                                       |  |
| 4   | B2   | I/O   | Signal path B2                                                       |  |
| 5   | GND  | _     | Ground                                                               |  |
| 6   | EN   | I     | Enable (Active Low)                                                  |  |
| 7   | COM2 | I/O   | Common signal path 2                                                 |  |
| 8   | COM1 | I/O   | Common signal path 1                                                 |  |
| 9   | SEL  | I     | Switch select (logic Low = COM to A PORT Logic High = COM to B PORT) |  |
| 10  | VCC  | _     | Supply Voltage                                                       |  |



### **6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                                    |                                                  |          |      | MIN  | MAX | UNIT |
|------------------------------------|--------------------------------------------------|----------|------|------|-----|------|
| V <sub>CC</sub>                    | Supply voltage <sup>(3)</sup>                    |          |      | -0.3 | 5.5 | V    |
| V <sub>I/O</sub>                   | Input-output DC voltage <sup>(3)</sup>           |          |      | -0.3 | 5.5 | V    |
| V <sub>SEL</sub> , V <sub>EN</sub> | Digital input voltage (SEL, EN)                  |          | -0.3 | 5.5  | V   |      |
| I <sub>K</sub>                     | Input-output port diode current                  | VI/O < 0 |      | -50  |     | mA   |
| I <sub>IK</sub>                    | Digital logic input clamp current <sup>(3)</sup> | VI < 0   |      | -50  |     | mA   |
| I <sub>CC</sub>                    | Continuous current through VCC                   |          |      |      | 100 | mA   |
| I <sub>GND</sub>                   | Continuous current through GND                   |          | -100 |      | mA  |      |
| T <sub>stg</sub>                   | Storage temperature                              |          |      | -65  | 150 | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.
- (3) All voltages are with respect to ground, unless otherwise specified.

### 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| \/                 | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±5000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

|                                      |                                                                                           | MIN | MAX             | UNIT |
|--------------------------------------|-------------------------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                      | Supply voltage                                                                            | 2.3 | 4.8             | V    |
| V <sub>I/O</sub>                     | Analog voltage                                                                            | 0   | 3.6             | V    |
| V <sub>SEL</sub> , V <sub>EN</sub>   | Digital input voltage (SEL, EN)                                                           | 0   | V <sub>CC</sub> | V    |
| T <sub>RAMP</sub> (V <sub>CC</sub> ) | Power supply ramp time requirement (V <sub>CC</sub> )                                     | 100 | 1000            | μs/V |
| I <sub>I/O</sub>                     | Continous current through I/O signal path (COMx, Ax, Bx) T <sub>A</sub> = -40°C to +85°C  |     | ±20             | mA   |
| I <sub>I/O</sub>                     | Continous current through I/O signal path (COMx, Ax, Bx) T <sub>A</sub> = -40°C to +125°C |     | ±10             | mA   |
| T <sub>A</sub>                       | Operating free-air temperature                                                            | -40 | 125             | °C   |



### **6.4 Thermal Information**

|                        |                                              | TMUX136    |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC (1)                           | RSE (UQFN) | UNIT |
|                        |                                              | 10 PINS    |      |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance       | 191.6      | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 94.3       | °C/W |
| R <sub>0JB</sub>       | Junction-to-board thermal resistance         | 117.5      | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 7.4        | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 117.4      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **6.5 Electrical Characteristics**

 $T_A = -40$ °C to +85°C, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C, (unless otherwise noted)

|                          | PARAMETER                                                   |                         | TEST CONDITIONS                                                                                           | MIN                                                                                                         | TYP | MAX | UNIT |    |
|--------------------------|-------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|------|----|
| A POR                    | T SWITCH                                                    |                         |                                                                                                           |                                                                                                             |     |     |      |    |
|                          |                                                             | V <sub>CC</sub> = 2.7 V | V <sub>I/O</sub> = 1.65 V, I <sub>ON</sub> = -8 mA                                                        |                                                                                                             | 5.7 | 9   |      |    |
|                          |                                                             | V <sub>CC</sub> = 2.3 V | V <sub>I/O</sub> = 1.65 V, I <sub>ON</sub> = -8 mA                                                        |                                                                                                             | 5.7 | 9.5 |      |    |
| $R_{ON}$                 | ON-state resistance                                         | V <sub>CC</sub> = 2.7 V | $V_{I/O}$ = 1.65 V, $I_{ON}$ = -8 mA<br>$T_A$ = -40°C to +125°C                                           |                                                                                                             |     | 13  | Ω    |    |
|                          |                                                             | V <sub>CC</sub> = 2.3 V | $V_{I/O}$ = 1.65 V, $I_{ON}$ = -8 mA<br>$T_A$ = -40°C to +125°C                                           |                                                                                                             |     | 13  |      |    |
| ΔR <sub>ON</sub>         | ON-state resistance<br>match between signal<br>path 1 and 2 | V <sub>CC</sub> = 2.3 V | V <sub>I/O</sub> = 1.65 V, I <sub>ON</sub> = -8 mA                                                        |                                                                                                             | 0.1 |     | Ω    |    |
| R <sub>ON</sub> (FLAT)   | ON-state resistance flatness                                | V <sub>CC</sub> = 2.3 V | $V_{I/O}$ = 1.65 V to 3.45 V, $I_{ON}$ = -8 mA                                                            |                                                                                                             | 1   |     | Ω    |    |
| I <sub>OZ</sub> OFF leak |                                                             |                         | Switch OFF, $V_B = 1.65 \text{ V}$ to 3.45 V, $V_{COM} = 0 \text{ V}$                                     | -2                                                                                                          |     | 2   |      |    |
|                          | l <sub>OZ</sub>                                             | OFF leakage current     | V <sub>CC</sub> = 4.8 V                                                                                   | Switch OFF, $V_B = 1.65 \text{ V}$ to 3.45 V, $V_{COM} = 0 \text{ V}$ $T_A = -40^{\circ}\text{C}$ to +125°C | -15 |     | 15   | μA |
|                          | Power-off leakage<br>current                                | Dower off lookege       |                                                                                                           | Switch ON or OFF, $V_B = 1.65 \text{ V}$ to 3.45 V, $V_{COM} = NC$                                          | -10 |     | 10   |    |
| l <sub>OFF</sub>         |                                                             | V <sub>CC</sub> = 0 V   | Switch ON or OFF, $V_B$ = 1.65 V to 3.45 V,<br>$V_{COM}$ = NC<br>$T_A$ = -40°C to +125°C                  | -50                                                                                                         |     | 50  | μA   |    |
|                          |                                                             |                         | Switch ON, $V_B = 1.65 \text{ V}$ to 3.45 V, $V_{COM} = \text{NC}$                                        | -2                                                                                                          |     | 2   |      |    |
|                          | ON lookoga aurrant                                          | V <sub>CC</sub> = 4.8 V | Switch ON, $V_B$ = 1.65 V to 3.45 V,<br>$V_{COM}$ = NC<br>$T_A$ = -40°C to +125°C                         | -15                                                                                                         |     | 15  | ^    |    |
| I <sub>ON</sub>          | ON leakage current                                          |                         | Switch ON, $V_B = 1.65 \text{ V}$ to 3.45 V, $V_{COM} = \text{NC}$                                        | -125                                                                                                        |     | 125 | μA   |    |
|                          |                                                             | V <sub>CC</sub>         | Switch ON, $V_B$ = 1.65 V to 3.45 V,<br>$V_{COM}$ = NC<br>$T_A$ = -40°C to +125°C                         | -175                                                                                                        |     | 175 |      |    |
| B POR                    | T SWITCH                                                    |                         |                                                                                                           |                                                                                                             |     |     |      |    |
|                          |                                                             |                         | $V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$                                                         |                                                                                                             | 4.6 | 7.5 |      |    |
| R <sub>ON</sub>          | ON-state resistance                                         | V <sub>CC</sub> = 2.3 V | $V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                                                                                                             |     | 12  | Ω    |    |



 $T_{\Delta} = -40^{\circ}$ C to +85°C, Typical values are at  $V_{CC} = 3.3$  V,  $T_{\Delta} = 25^{\circ}$ C, (unless otherwise noted)

|                           | PARAMETER                                                   |                                                                      | TEST CONDITIONS                                                                                                                   | MIN                                                                                                     | TYP MA | X UNIT   |          |
|---------------------------|-------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------|----------|----------|
| ΔR <sub>ON</sub>          | ON-state resistance<br>match between signal<br>path 1 and 2 | V <sub>CC</sub> = 2.3 V                                              | $V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$                                                                                 |                                                                                                         | 0.1    | Ω        |          |
| R <sub>ON</sub><br>(FLAT) | ON-state resistance flatness                                | V <sub>CC</sub> = 2.3 V                                              | V <sub>I/O</sub> = 0 V to 0.4 V, I <sub>ON</sub> = -8 mA                                                                          |                                                                                                         | 1      | Ω        |          |
|                           |                                                             |                                                                      | Switch OFF, V <sub>A</sub> = 0 V to 3.6 V, V <sub>COM</sub> = 0 V                                                                 | -2                                                                                                      |        | 2        |          |
| I <sub>OZ</sub>           | OFF leakage current                                         | V <sub>CC</sub> = 4.8 V                                              | Switch OFF, $V_A = 0 \text{ V to } 3.6 \text{ V}, V_{COM} = 0 \text{ V}$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  | -15                                                                                                     | 1      | 5 μΑ     |          |
|                           | Dawan aff la alcana                                         |                                                                      | Switch ON or OFF, $V_A = 0 \text{ V}$ to 3.6 V, $V_{COM} = NC$                                                                    | -10                                                                                                     | 1      | 0        |          |
| I <sub>OFF</sub>          | current                                                     | Power-off leakage<br>current                                         |                                                                                                                                   | Switch ON or OFF, $V_A = 0 \text{ V}$ to 3.6 V, $V_{COM} = NC$<br>$T_A = -40^{\circ}\text{C}$ to +125°C | -50    | Ę        | μA<br>60 |
|                           |                                                             |                                                                      | V <sub>CC</sub> = 4.8 V                                                                                                           | Switch ON, $V_A = 0 \text{ V}$ to 3.6 V, $V_{D\pm} = NC$                                                | -2     |          | 2        |
|                           | ON lookaga current                                          | V <sub>CC</sub> = 4.8 V                                              | Switch ON, $V_A = 0 \text{ V to } 3.6 \text{ V}$ , $V_{D\pm} = \text{NC}$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -15                                                                                                     | 1      | 5        |          |
| I <sub>ON</sub>           | ON leakage current                                          | V <sub>CC</sub> = 2.3 V                                              | Switch ON, $V_A = 0 V$ to 3.6 V, $V_B = NC$                                                                                       | -125                                                                                                    | 12     | μA<br>25 |          |
|                           |                                                             | V <sub>CC</sub> = 2.3 V                                              | Switch ON, $V_A = 0 \text{ V}$ to 3.6 V,<br>$V_B = NC$<br>$T_A = -40^{\circ}\text{C}$ to +125°C                                   | -175                                                                                                    | 17     | 75       |          |
| DIGITA                    | L CONTROL INPUTS (SE                                        | L, EN)                                                               |                                                                                                                                   |                                                                                                         |        |          |          |
| V <sub>IH</sub>           | Input logic high                                            | V <sub>CC</sub> = 2.3 V to 4.8 V<br>T <sub>A</sub> = -40°C to +125°C |                                                                                                                                   | 1.3                                                                                                     |        | V        |          |
| V <sub>IL</sub>           | Input logic low                                             | V <sub>CC</sub> = 2.3 V to 4.8 V<br>T <sub>A</sub> = -40°C to +125°C |                                                                                                                                   |                                                                                                         | 0      | .6 V     |          |
| I <sub>IN</sub>           | Input leakage current                                       | V <sub>CC</sub> = 4.8 V, V <sub>I/O</sub> = 0 V t                    | to 3.6 V, V <sub>IN</sub> = 0 to 4.8 V                                                                                            | -10                                                                                                     | 1      | 0 μΑ     |          |
|                           |                                                             | •                                                                    |                                                                                                                                   |                                                                                                         |        |          |          |

## **6.6 Dynamic Characteristics**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER           |                                     | TEST CONDITIO                                                                                                                      | TEST CONDITIONS       |     |     | MAX | UNIT |
|---------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| C                   | PORT B ON capacitance               | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 0 or 3.3 V, f = 240 MHz                                                                              | Switch ON             |     | 1.6 | 2   | pF   |
| C <sub>ON</sub>     | PORT A ON capacitance               | V <sub>CC</sub> = 3.3 V, V <sub>I/O</sub> = 0 or 3.3 V,<br>f = 240 MHz                                                             | Switch ON             |     | 1.4 | 2   | pF   |
| 6                   | PORT B OFF capacitance              | V <sub>CC</sub> = 3.3 V, V <sub>I/O</sub> = 0 or 3.3 V<br>f = 240 MHz                                                              | Switch OFF            |     | 1.4 | 2   | pF   |
| C <sub>OFF</sub>    | PORT A OFF capacitance              | V <sub>CC</sub> = 3.3 V, V <sub>I/O</sub> = 0 or 3.3 V<br>f = 240 MHz                                                              | Switch OFF            |     | 1.6 | 2   | pF   |
| Cı                  | Digital input capacitance           | V <sub>CC</sub> = 3.3 V, V <sub>I</sub> = 0 or 2 V                                                                                 |                       |     | 2.2 |     | pF   |
| O <sub>ISO</sub>    | OFF Isolation                       |                                                                                                                                    |                       | dB  |     |     |      |
| X <sub>TALK</sub>   | Crosstalk                           | $V_{CC}$ = 2.3 V to 4.8 V, $R_L$ = 50 $\Omega$ , $f$ = 240 MHz                                                                     |                       |     | -37 |     | dB   |
| BW                  | –3-dB bandwidth                     | $V_{CC}$ = 2.3 V to 4.8 V, $R_{L}$ = 50 $\Omega$ ,                                                                                 | Switch ON             |     | 6.1 |     | GHz  |
| SUPPLY              |                                     |                                                                                                                                    |                       |     |     |     |      |
| V <sub>CC</sub>     | Power supply voltage                |                                                                                                                                    |                       | 2.3 |     | 4.8 | V    |
|                     |                                     | $V_{CC}$ = 4.8 V, $V_{IN}$ = $V_{CC}$ or GND, V<br>Switch ON or OFF                                                                | <sub>I/O</sub> = 0 V, |     | 30  | 50  |      |
| I <sub>CC</sub>     | Positive supply current             | $V_{CC}$ = 4.8 V, $V_{IN}$ = $V_{CC}$ or GND, $V_{I/O}$ = 0 V,<br>Switch ON or OFF<br>$T_A$ = -40°C to +125°C                      |                       |     |     | 70  | μΑ   |
|                     | Dower cumply current in high 7      | $V_{CC}$ = 4.8 V, $V_{IN}$ = $V_{CC}$ or GND, $V_{I/O}$ = 0 V,<br>Switch ON or OFF, $\overline{OE}$ = H                            |                       |     | 5   | 10  |      |
| I <sub>cc, HZ</sub> | Power supply current in high-Z mode | $V_{CC}$ = 4.8 V, $V_{IN}$ = $V_{CC}$ or GND, $V_{I/O}$ = 0 V,<br>Switch ON or OFF, $\overline{OE}$ = H<br>$T_A$ = -40°C to +125°C |                       |     |     | 20  | μΑ   |

# **6.7 Timing Requirements**

|                     |                                             |                                 |                                         |                       | MIN | NOM | MAX | UNIT |
|---------------------|---------------------------------------------|---------------------------------|-----------------------------------------|-----------------------|-----|-----|-----|------|
| t <sub>pd</sub>     | Propagation delay                           |                                 | R <sub>L</sub> = 50                     |                       |     | 100 |     | ps   |
| t <sub>switch</sub> | Switching time (SEL to output)              |                                 | C <sub>L</sub> = 5 p                    | oF,<br>2.3 V to 4.8 V |     |     | 600 | ns   |
| t <sub>ZH, ZL</sub> | Enable time ( EN to output)                 | V <sub>I/O</sub> = 3.3 V or 0 V | *************************************** |                       |     | 100 |     | μs   |
| t <sub>HZ, LZ</sub> | Disable time ( EN to output)                |                                 |                                         |                       |     | 200 |     | ns   |
| t <sub>SK(P)</sub>  | Skew of opposite transitions of same output |                                 |                                         |                       |     | 20  |     | ps   |



### **6.8 Typical Characteristics**





### 7 Parameter Measurement Information



- A. All input pulses are suppleid by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$  ,  $t_{r}$  < 5 ns,  $t_{f}$  < 5 ns.
- B. C<sub>L</sub> includes probe and jig capacitance.

Figure 7-1. Timing Diagram



Figure 7-2. ON-State Resistance (R<sub>ON</sub>)



Figure 7-3. OFF Leakage Current (I<sub>OZ</sub>)





Channel ON Vsel = H or L  $Rs=RL=50\Omega$ 

Figure 7-4. Bandwidth (BW)

### 8 Detailed Description

#### 8.1 Overview

The TMUX136 device is a 2-channel, 2:1, switch specifically designed for the switching of high-speed signals in handset and consumer applications, such as cell phones, tablets, and notebooks but may be used for any high speed application. The wide bandwidth (6.1 GHz) of this switch allows signals to pass with minimum edge and phase distortion. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs and will support both signle-ended and differential signals. The device also has a low power mode that reduces the power consumption to 5 µA for portable applications with a battery or limited power budget.

The TMUX136 device integrates ESD protection cells on all pins, is available in a tiny UQFN package (1.5 mm × 2 mm) and is characterized over the free-air temperature range from –40°C to +125°C.

### 8.2 Functional Block Diagram



Note A: EN is the internal enable signal applied to the switch.

#### 8.3 Feature Description

### 8.3.1 Low Power Mode

The TMUX136 has a low power mode that reduces the power consumption to 5  $\mu$ A while the device is not in use. To put the device in low power mode and disable the switch, the bus-switch enable pin  $\overline{\text{EN}}$  must be supplied with a logic High signal.

#### 8.4 Device Functional Modes

#### 8.4.1 High Impedance Mode

The TMUX136 has a high impedance mode that places all the signal paths in a Hi-Z state while the device is not in use. To put the device in high impedance mode and disable the switch, the bus-switch enable pin  $\overline{\text{EN}}$  must be supplied with a logic *High* signal as shown in Table 8-1.

Table 8-1. Function Table

| SEL  | EN   | SWITCH STATUS                             |
|------|------|-------------------------------------------|
| Х    | High | Both A PORT and B PORT switches in High-Z |
| Low  | Low  | COM to A PORT                             |
| High | Low  | COM to B PORT                             |



### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

### 9.2 Typical Application

There are many applications in which microprocessors or controllers have a limited number of I/Os. The TMUX136 solution can effectively expand the limited I/Os by switching between multiple buses in order to interface them to a single microprocessor or controller.



Figure 9-1. Typical Application

#### 9.2.1 Design Requirements

The TMUX136 has internal 6-M $\Omega$  pulldown resistors on SEL and  $\overline{\text{EN}}$ , so no external resistors are required on the logic pins. The internal pulldown resistor on SEL ensures PORT A channel is selected by default. The internal pulldown resistor on  $\overline{\text{EN}}$  enables the switch when power is applied to VCC.

#### 9.2.1.1 Detailed Design Procedure

The TMUX136 can operate without any external components; however, TI recommends that unused pins must be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

#### 9.2.2 Application Curves



Figure 9-2. Eye Pattern: 0.7 Gbps with No Device



Figure 9-3. Time Interval Error Histogram: 0.7 Gbps with No Device



The TMUX136 contributes only 8.4 ps of peak-to-peak jitter for 0.7-Gbps data rate



The TMUX136 contributes only 8.4 ps of peak-to-peak jitter for 0.7-Gbps data rate

### Figure 9-4. Eye Pattern: 0.7 Gbps with Switch



Figure 9-6. Eye Pattern: 2.2 Gbps with No Device





Figure 9-7. Time Interval Error Histogram: 2.2 Gbps with No Device





The TMUX136 contributes only 3.8 ps of peak-to-peak jitter for 2.2-Gbps data rate

Figure 9-8. Eye Pattern: 2.2 Gbps with Switch



The TMUX136 contributes only 3.8 ps of peak-to-peak jitter for 2.2-Gbps data rate

Figure 9-9. Time Interval Error Histogram: 2.2 Gbps with Switch



Figure 9-10. Eye Pattern: 3 Gbps with No Device



Figure 9-11. Time Interval Error Histogram: 3 Gbps with No Device



The TMUX136 contributes only 5.8 ps of peak-to-peak jitter for 3-Gbps data rate

Figure 9-12. Eye Pattern: 3 Gbps with Switch



The TMUX136 contributes only 5.8 ps of peak-to-peak jitter for 3-Gbps data rate

Figure 9-13. Time Interval Error Histogram: 3 Gbps with Switch



Figure 9-14. Eye Pattern: 4.5 Gbps with No Device



Figure 9-15. Time Interval Error Histogram: 4.5
Gbps with No Device



The TMUX136 contributes only 7.6 ps of peak-to-peak jitter for 4.5-Gbps data rate

Figure 9-16. Eye Pattern: 4.5 Gbps with Switch



The TMUX136 contributes only 7.6 ps of peak-to-peak jitter for 4.5-Gbps data rate

Figure 9-17. Time Interval Error Histogram: 4.5

Gbps with Switch

### 10 Power Supply Recommendations

TI recommends placing a bypass capacitor as close to the supply pin VCC as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

### 11 Layout

### 11.1 Layout Guidelines

Place supply bypass capacitors as close to VCC pin as possible and avoid placing the bypass caps near the high speed traces.

The high-speed signalpaths must should be no more than 4 inches long; otherwise, the eye diagram performance may be degraded.

Route the high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route high speed signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals.

Avoid stubs on the high-speed signals traces because they cause signal reflections. If a stub is unavoidable, then the stub must be less than 200 mm.

Route all high-speed signal traces over continuous GND planes, with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

Due to high frequencies, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 11-1.



Figure 11-1. Four-Layer Board Stack-Up

The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.



### 11.2 Layout Example



Figure 11-2. Package Layout Diagram



### 12 Device and Documentation Support

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- · High-Speed Layout Guidelines Application Report
- High-Speed Interface Layout Guidelines

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

**TI Glossary** 

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 11-Dec-2021

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TMUX136MRSER     | ACTIVE     | UQFN         | RSE                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 19H                  | Samples |
| TMUX136RSER      | ACTIVE     | UQFN         | RSE                | 10   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 19G                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



11-Dec-2021



www.ti.com

www.ti.com 13-Jul-2020

### TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX136MRSER | UQFN            | RSE                | 10 | 3000 | 180.0                    | 9.5                      | 2.2        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |
| TMUX136RSER  | UQFN            | RSE                | 10 | 3000 | 180.0                    | 9.5                      | 1.7        | 2.2        | 0.75       | 4.0        | 8.0       | Q1               |

www.ti.com 13-Jul-2020



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX136MRSER | UQFN         | RSE             | 10   | 3000 | 189.0       | 185.0      | 36.0        |
| TMUX136RSER  | UQFN         | RSE             | 10   | 3000 | 189.0       | 185.0      | 36.0        |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)