









SBVS161A - NOVEMBER 2011 - REVISED APRIL 2023

## TLV701 24-V, 150-mA, 3.2-µA Quiescent Current, Low-Dropout Linear Regulator

#### 1 Features

- Input voltage range:
  - 2.5 V to 24 V (30-V abs max for new chip only)
- Available output voltage options:
  - Fixed: 3 V and 3.3 V
- Output current: Up to 150 mA
- Very low I<sub>Q</sub>: 3.4 μA at 100-mA load current
- Stable with output capacitor ≥ 0.47 µF
- · Overcurrent protection
- Package: 5-pin SOT-23 (DBV)
- Operating junction temperature: -40°C to +125°C

#### 2 Applications

- Home and building automation
- Retail automation and payment
- Grid infrastructure
- Medical applications
- Lighting applications

#### 3 Description

The TLV701 low-dropout (LDO) linear voltage regulator is a low quiescent current device that offers the benefits of a wide input voltage range and low-power operation in miniaturized packaging. Thus, the TLV701 is designed for battery-powered applications and as a power-management attachment to low-power microcontrollers.

The TLV701 LDO supports a low dropout of typically 850 mV at 100 mA of load current. The low quiescent current (3.4 µA typically) is stable over the entire range of output load current (0 mA to 150 mA). The TLV701 also features an internal soft-start to lower the inrush current. The built-in overcurrent limit protection helps protect the regulator in the event of a load short or fault.

The TLV701 is available in a 2.90-mm × 1.60-mm SOT23-5 package, which is useful for cost-effective board manufacturing.

#### **Package Information**

| PART NUMBER |        | PACKAGE <sup>(1)</sup> | BODY SIZE (nom)   |
|-------------|--------|------------------------|-------------------|
|             | TLV701 | DBV (SOT-23, 5)        | 2.90 mm × 1.60 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



**Quiescent Current vs Load Current for the TLV701** (New Chip Only)



**Typical Application** 



#### **Table of Contents**

| 1 Features                           | 1 | 8 Application and Implementation                     | 14         |
|--------------------------------------|---|------------------------------------------------------|------------|
| 2 Applications                       | 1 | 8.1 Application Information                          | 14         |
| 3 Description                        | 1 | 8.2 Typical Application                              |            |
| 4 Revision History                   | 2 | 8.3 Best Design Practices                            |            |
| 5 Pin Configuration and Functions    | 3 | 8.4 Power Supply Recommendations                     | 18         |
| 6 Specifications                     | 4 | 8.5 Layout                                           | 18         |
| 6.1 Absolute Maximum Ratings         |   | 9 Device and Documentation Support                   |            |
| 6.2 ESD Ratings                      | 4 | 9.1 Device Support                                   | 20         |
| 6.3 Recommended Operating Conditions | 4 | 9.2 Documentation Support                            | 20         |
| 6.4 Thermal Information              | 5 | 9.3 Receiving Notification of Documentation Updates. | 20         |
| 6.5 Electrical Characteristics       | 5 | 9.4 Support Resources                                | 20         |
| 6.6 Typical Characteristics          | 6 | 9.5 Trademarks                                       |            |
| 7 Detailed Description               |   | 9.6 Electrostatic Discharge Caution                  |            |
| 7.1 Overview                         |   | 9.7 Glossary                                         |            |
| 7.2 Functional Block Diagram         |   | 10 Mechanical, Packaging, and Orderable              |            |
| 7.3 Feature Description              |   | Information                                          | <b>2</b> 1 |
| 7.4 Device Functional Modes          |   |                                                      |            |
|                                      |   |                                                      |            |

#### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision \* (November 2011) to Revision A (April 2023)Page• Changed document status from Product Preview to Production Data1



#### **5 Pin Configuration and Functions**



Figure 5-1. DBV Package, 5-Pin SOT-23 (Top View)

**Table 5-1. Pin Functions** 

| PIN  |      | TYPE | DESCRIPTION                                                                                                                                                                                       |  |  |  |
|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME | DBV  | 1175 | DESCRIPTION                                                                                                                                                                                       |  |  |  |
| OUT  | 1    | 0    | Output of the regulator. A capacitor with a value of 1 µF or larger is required from this pin to ground. (1) See the <i>Input and Output Capacitor Requirements</i> section for more information. |  |  |  |
| GND  | 2    | _    | Ground pin.                                                                                                                                                                                       |  |  |  |
| IN   | 3    | I    | Input supply pin. A capacitor with a value of 0.1 µF or larger is recommended from this pin to ground. See the <i>Input and Output Capacitor Requirements</i> section for more information.       |  |  |  |
| NC   | 4, 5 | _    | Not internally connected. This pin can be left open or tied to ground for improved thermal performance.                                                                                           |  |  |  |

<sup>(1)</sup> The nominal output capacitance must be greater than 0.47 μF. Throughout this document, the nominal derating on these capacitors is 50%. Make sure that the effective capacitance at the pin is greater than 0.47 μF.



#### **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating temperature range (unless otherwise noted)(1) (2)

|             |                                                   | MIN        | MAX                                                                                                                                         | UNIT |
|-------------|---------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|
| Voltage     | V <sub>IN</sub> (for legacy chip only)            | -0.3       | 24                                                                                                                                          | V    |
| voltage     | V <sub>IN</sub> (for new chip only)               | -0.3       | 30                                                                                                                                          | V    |
| Voltage     | V <sub>OUT</sub> (for legacy chip only)           | -0.3       | 5.0                                                                                                                                         | V    |
| Voltage     | V <sub>OUT</sub> (for fixed output new chip only) | -0.3       | $\begin{array}{c} 2 \times V_{OUT(typ)} \\ \text{or } V_{IN} + 0.3 \\ \text{or } 5.5 \\ \text{(whichever is } \\ \text{lower)} \end{array}$ | V    |
| Current     | Peak output current                               | Internally | y limited                                                                                                                                   |      |
| Temperature | Junction, T <sub>J</sub>                          | -40        | 150                                                                                                                                         | °C   |
| remperature | Storage, T <sub>stg</sub>                         | -65        | 150                                                                                                                                         | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | ·    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                          | MIN   | NOM   | MAX | UNIT |
|------------------|------------------------------------------|-------|-------|-----|------|
| V <sub>IN</sub>  | Input supply voltage                     | 2.5   |       | 24  | V    |
| V <sub>OUT</sub> | Output voltage                           | 1.205 |       | 5   | V    |
| I <sub>OUT</sub> | Output current                           | 0     | -     | 150 | mA   |
| C <sub>IN</sub>  | Input capacitor <sup>(2)</sup>           | 0     | 0.047 |     |      |
| _                | Output capacitor (for legacy chip only)  | 0.47  | 1     |     | μF   |
| C <sub>OUT</sub> | Output capacitor (for new chip only) (3) | 1     | -     |     |      |
| $T_{J}$          | Operating junction temperature           | -40   |       | 125 | °C   |

<sup>(1)</sup> All voltages are with respect to GND.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> An input capacitor is not required for LDO stability. However, an input capacitor with an effective value of 0.047 μF is recommended to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients.

<sup>(3)</sup> All capacitor values are assumed to derate to 50% of the nominal capacitor value. Maintain an effective output capacitance of 0.47 μF minimum for the stability.



#### **6.4 Thermal Information**

|                       |                                              | Legacy Chip  | New Chip     |      |
|-----------------------|----------------------------------------------|--------------|--------------|------|
|                       | THERMAL METRIC(1)                            | DBV (SOT-23) | DBV (SOT-23) | UNIT |
|                       |                                              | 5 PINS       | 5 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 213.1        | 170.8        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 110.9        | 68.7         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 97.4         | 76.7         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 22.0         | 10.3         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 78.4         | 76.3         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

#### 6.5 Electrical Characteristics

over operating junction temperature range ( $T_J = -40^{\circ}\text{C}$  to 125°C),  $V_{IN} = V_{OUT(nom)} + 1 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ , and  $C_{OUT} = 1 \text{ }\mu\text{F}$  (unless otherwise noted); typical values are at  $T_{IJ} = 25^{\circ}\text{C}$ 

|                                | PARAMETER                          | TEST CONDITIONS                                                              | MIN | TYP | MAX  | UNIT |  |
|--------------------------------|------------------------------------|------------------------------------------------------------------------------|-----|-----|------|------|--|
| V <sub>IN</sub>                | Input voltage range ((1))          | T <sub>J</sub> = 25°C                                                        |     |     | 24   | V    |  |
| V <sub>OUT</sub>               | Output voltage range (1)           | T <sub>J</sub> = 25°C                                                        | 1.2 |     | 5    | V    |  |
| V <sub>OUT</sub>               | DC output accuracy((1))            | T <sub>J</sub> = 25°C                                                        | -2  |     | 2    | %    |  |
|                                | Ground pin current (legacy         | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C                               |     | 3.2 | 4.5  |      |  |
|                                | chip) ((3))                        | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C                             |     | 3.2 | 5.5  |      |  |
| I <sub>GND</sub>               | Ground pin current (new chip)      | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C                               |     | 3.2 | 4.1  | μA   |  |
|                                | ((3))                              | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C                             |     | 3.4 | 4.5  |      |  |
|                                |                                    | 1 mA < I <sub>OUT</sub> < 10 mA                                              |     | 6   |      | mV   |  |
| $\Delta V_{OUT (\Delta IOUT)}$ | Load regulation                    | 1 mA < I <sub>OUT</sub> < 50 mA                                              |     | 19  |      |      |  |
|                                |                                    | 1 mA < I <sub>OUT</sub> < 100 mA                                             |     | 29  | 50   |      |  |
| $\Delta V_{OUT~(\Delta VIN)}$  | Line regulation (1)                | V <sub>OUT(NOM)</sub> + 1 V ≤ V <sub>IN</sub> ≤ 24 V , T <sub>J</sub> = 25°C |     | 20  | 50   | mV   |  |
| I <sub>CL</sub>                | Output current limit (legacy chip) | V <sub>OUT</sub> = 0 V , T <sub>J</sub> = 25°C                               | 160 |     | 1000 | mA   |  |
| 02                             | Output current limit (new chip)    |                                                                              | 160 |     | 500  |      |  |
| PSRR                           | Power-supply ripple rejection      | f = 100 kHz, C <sub>OUT</sub> = 10 μF                                        |     | 60  |      | dB   |  |
| V                              | Dranaut valtage                    | V <sub>IN</sub> = V <sub>OUT(nom)</sub> – 0.1 V, I <sub>OUT</sub> = 10<br>mA | 75  |     |      | .,,  |  |
| $V_{DO}$                       | Dropout voltage                    | V <sub>IN</sub> = V <sub>OUT(nom)</sub> – 0.1 V, I <sub>OUT</sub> = 50 mA    |     | 400 |      | mV   |  |

<sup>(1)</sup> Minimum  $V_{IN} = V_{OUT} + V_{DO}$  or the value shown for *Input voltage* in this table, whichever is greater.

<sup>(2)</sup> This device employs a leakage null control circuit. This circuit is active only if output current is less than pass transistor leakage current. The circuit is typically active when output load is less than 5 μA, V<sub>IN</sub> is greater than 18 V, and die temperature is greater than 100°C.



#### 6.6 Typical Characteristics





Figure 6-1. Line Regulation ( $V_{OUT} = 3.0 \text{ V}$ ) for Legacy Chip

Figure 6-2. Line Regulation (V<sub>OUT</sub> = 3.3 V) for New Chip





Figure 6-3. Load Regulation (V<sub>OUT</sub> = 3.0 V) for Legacy Chip

Figure 6-4. Load Regulation (V<sub>OUT</sub> = 3.3 V) for New Chip





Figure 6-5. Output Voltage vs Junction Temperature for Legacy Chip

Figure 6-6. Output Voltage vs Junction Temperature for New Chip



120 I<sub>OUT</sub> = 10mA 100 Dropout Voltage ( mV) 80 60 40 20 -40°C 25°C 125°C 2.6 2.9 3.2 2.5 Input Voltage (V)

Figure 6-7. Dropout Voltage vs Input Voltage (V<sub>OUT</sub> = 3.0 V) for Legacy Chip

Figure 6-8. Dropout Voltage vs Input Voltage (V<sub>OUT</sub> = 3.3 V) for New Chip





Figure 6-9. Dropout Voltage vs Output Current for Legacy Chip

Figure 6-10. Dropout Voltage vs Output Current for New Chip





Figure 6-11. Ground Current vs Junction Temperature for Legacy Chip

Figure 6-12. Ground Current vs Junction Temperature for New Chip





4.5 4 3.5 2.5 0 0 0 30 60 90 120 150 Output Current (mA)

Figure 6-13. Ground Pin Current vs Load Current for Legacy Chip

Figure 6-14. Ground Pin Current vs Load Current for New Chip





Figure 6-15. Ground Pin Current vs Input Voltage for New Chip

Figure 6-16. Current Limit vs Junction Temperature for Legacy Chip





Figure 6-17. Current Limit vs Junction Temperature for New Chip

Figure 6-18. Output Spectral Noise Density vs Frequency for Legacy Chip



100 V<sub>IN</sub> = 4.0 V 90 Power-Supply Rejection Ratio (dB) V<sub>OUT</sub> = 3.0 V 80  $C_{OUT} = 10 \mu F$  $I_{OUT} = 1 \text{ mA}$ 70  $T_J = +25^{\circ}C$ 60 50 40 30 IOUT 20 10 0 10 100 10 k 100 k 1 M 10 M Frequency (Hz)

Figure 6-19. Output Spectral Noise Density vs Frequency for New Chip

Figure 6-20. Power-Supply Ripple Rejection vs Frequency for Legacy Chip





Figure 6-21. Power-Supply Ripple Rejection vs Frequency for New Chip

Figure 6-22. Line Transient Response for Legacy Chip





Figure 6-23. Line Transient Response for New Chip

Figure 6-24. Load Transient Response for Legacy Chip







#### 7 Detailed Description

#### 7.1 Overview

The TLV701 low-dropout regulator (LDO) consumes only 3.4  $\mu$ A of quiescent current across the entire output current range, and offers a wide input voltage range and low-dropout voltage in a small package. The device, which operates over an input range of 2.5 V to 24 V, is stable with any output capacitor greater than or equal to 0.47  $\mu$ F. The low quiescent current across the complete load current range makes the TLV701 designed for powering battery-operated applications. The TLV701 has internal soft-start to control inrush current into the output capacitor. This LDO also has overcurrent protection during a load-short or fault condition on the output.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Wide Supply Range

This device has an operational input supply range of 2.5 V to 24 V, allowing for a wide range of applications. This wide supply range is designed for applications that have either large transients or high DC voltage supplies.

#### 7.3.2 Low Quiescent Current

This device only requires 3.4  $\mu$ A (typical) of quiescent current across the complete load current range (0 mA to 150 mA) and has a maximum current consumption of 4.5  $\mu$ A (for new device only) at –40°C to +125°C.

#### 7.3.3 Dropout Voltage (V<sub>DO</sub>)

Dropout voltage  $(V_{DO})$  is defined as the input voltage minus the output voltage  $(V_{IN} - V_{OUT})$  at the rated output current  $(I_{RATED})$ , where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. In dropout operation, the pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the value required to maintain output regulation, the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source, on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use Equation 1 to calculate the  $R_{DS(ON)}$  of the device.

$$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$



#### 7.3.4 Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brick-wall scheme. In a high-load current fault, the brick-wall scheme limits the output current to the current limit (I<sub>CL</sub>). I<sub>CL</sub> is listed in the *Electrical Characteristics* table.

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . For more information on current limits, see the *Know Your Limits* application note.

Figure 7-1 shows a diagram of the current limit.



Figure 7-1. Current Limit

#### 7.4 Device Functional Modes

Table 7-1 provides a quick comparison between the normal and dropout modes of operation.

**Table 7-1. Device Functional Mode Comparison** 

| OPERATING MODE | PARAM                            | METER                              |
|----------------|----------------------------------|------------------------------------|
| OFERATING MODE | V <sub>IN</sub>                  | I <sub>ОИТ</sub>                   |
| Normal         | $V_{IN} > V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> |
| Dropout        | $V_{IN} < V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> |

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is greater than –40°C and less than +125°C

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

#### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TLV701 LDO regulator is designed for battery-powered applications and is a good attachment to low-power microcontrollers (such as the MSP430) because of the device low  $I_Q$  performance across the entire load current range. The ultra-low supply current of the TLV701 maximizes efficiency at light loads, and the high input voltage range and flexibility of output voltage selection in fixed output levels makes the device applicable for supplies such as unconditioned solar panels.

#### 8.2 Typical Application



Figure 8-1. Typical Application

#### 8.2.1 Design Requirements

Select the desired device based on the output voltage.

Provide an input supply with adequate headroom to account for dropout and output current to account for the GND pin current, and power the load.

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitor Requirements

The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

#### 8.2.2.2 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use an input capacitor if the source impedance is more than  $0.5~\Omega$ . A higher value capacitor can be necessary if large, fast rise-time load or line transients are anticipated or if the device is located several inches from the input power source.

Dynamic performance of the device is improved by using a large output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability.

#### 8.2.2.3 Reverse Current

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the PMOS pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \le V_{IN} + 0.3 \text{ V}$ . These conditions are:

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated. Limit reverse current to 5% or less of the rated output current of the device in the event this current cannot be avoided.

Figure 8-2 shows one approach for protecting the device.



Figure 8-2. Example Circuit for Reverse Current Protection Using a Schottky Diode

#### 8.2.2.4 Power Dissipation (PD)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation (P<sub>D</sub>).

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2)

#### Note

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation, use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.



The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ).

$$T_{J} = T_{A} + (R_{\theta,JA} \times P_{D}) \tag{3}$$

Thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.

#### 8.2.2.5 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\psi_{JT}$ ) and junction-to-board characterization parameter ( $\psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature ( $T_{J}$ ), as described in the following equations. Use the junction-to-top characterization parameter ( $\psi_{JT}$ ) with the temperature at the center-top of device package ( $T_{T}$ ) to calculate the junction temperature. Use the junction-to-board characterization parameter ( $\psi_{JB}$ ) with the PCB surface temperature 1 mm from the device package ( $T_{B}$ ) to calculate the junction temperature.

$$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{4}$$

where:

- P<sub>D</sub> is the dissipated power
- T<sub>T</sub> is the temperature at the center-top of the device package

$$T_{J} = T_{B} + \psi_{JB} \times P_{D} \tag{5}$$

where:

 T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

For detailed information on the thermal metrics and how to use them, see the Semiconductor and IC Package Thermal Metrics application note.

#### 8.2.3 Application Curves





#### 8.3 Best Design Practices

Place at least one 0.47-µF capacitor as close as possible to the OUT and GND pins of the regulator.

Do not connect the output capacitor to the regulator using a long, thin trace.

Connect an input capacitor as close as possible to the IN and GND pins of the regulator for best performance.

Do not exceed the absolute maximum ratings.

#### 8.4 Power Supply Recommendations

The TLV701 is designed to operate from an input voltage supply range between 2.5 V and 24 V. The input voltage range must provide adequate headroom for the device to have a regulated output. Inductive impedances between the input supply and the IN pin can create significant voltage excursions at the IN pin during start-up or load transient events. If inductive impedances are unavoidable, use an input capacitor.

#### 8.5 Layout

#### 8.5.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the printed circuit board (PCB) and as near as practical to the respective LDO pin connections. Place ground return connections for the input and output capacitors as close to the GND pin as possible, using wide, component-side, copper planes. Do not use vias and long traces to create LDO circuit connections to the input capacitor, output capacitor, or the resistor divider because this practice negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage and shield the LDO from noise.

#### 8.5.1.1 Power Dissipation

To provide reliable operation, worst-case junction temperature must not exceed 125°C. This restriction limits the power dissipation the regulator can handle in any given application. To make sure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_{D,max}$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined by:

$$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA}}$$
 (6)

where:

- T<sub>.I</sub>max is the maximum allowable junction temperature
- R<sub>0.IA</sub> is the thermal resistance junction-to-ambient for the package (see the Thermal Information table)
- T<sub>A</sub> is the ambient temperature

The regulator dissipation is calculated by:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(7)



#### 8.5.2 Layout Example



Figure 8-8. Layout Example for the DBV Package



#### 9 Device and Documentation Support

#### 9.1 Device Support

#### 9.1.1 Development Support

#### 9.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV701. The LP38693-ADJEV (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 9.1.2 Device Nomenclature

Table 9-1. Available Options(1)

| PRODUCT                            | V <sub>OUT</sub>                                                                                                                                                                                                                                               |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Legacy chin                        | xx is the nominal output voltage (for example 33 = 3.3 V). yyy is the package designator. z is the package quantity.                                                                                                                                           |
| TLV701 <b>xxyyyzM3</b><br>New chip | <ul> <li>xx is the nominal output voltage (for example 33 = 3.3 V).</li> <li>yyy is the package designator.</li> <li>z is the package quantity. M3 is a suffix designator for newer chip redesigns, fabricated on the latest TI process technology.</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

#### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

• Texas Instruments, TLV70433DBVEVM-712, TLV70433PKEVM-712 Evaluation Modules user guide

#### 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



#### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Oct-2023 www.ti.com

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TLV70130DBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | YBVA                    | Samples |
| TLV70130DBVT     | ACTIVE     | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | YBVA                    | Samples |
| TLV70133DBVR     | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | YBWA                    | Samples |
| TLV70133DBVRM3   | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | YBWA                    | Samples |
| TLV70133DBVT     | LIFEBUY    | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | YBWA                    |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



### **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Oct-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 13-Nov-2023

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS K0 P1 B0 W Cavity A0

| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV70130DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70130DBVT   | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV70133DBVR   | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV70133DBVRM3 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV70133DBVT   | SOT-23          | DBV                | 5 | 250  | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |



www.ti.com 13-Nov-2023



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV70130DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV70130DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV70133DBVR   | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV70133DBVRM3 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV70133DBVT   | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>TI (德州仪器)