TOSHIBA CMOS Linear Integrated Circuit Silicon Monolithic

# **TCK323G**

# 36 V, Dual Inputs – Single Output Power Multiplexer IC with Over Voltage Protection

The TCK323G is 36 V high input voltage Dual Inputs—Single Output multiplexer load switch ICs. It has Over Voltage Protection featuring low switch ON resistance, high output current and wide input voltage operation from 2.3 to 36V. Switch ON resistance is only 98 m $\Omega$  (typ.) at V<sub>IN</sub> = 4.5 V, - 1.0 A load conditions. And these feature a slew rate control driver, thermal shutdown and flag function. Also it can block reverse current if switch turned off. Output current is available up to 2.0 A per channel. Thus this is suitable for power management selector such as Battery Charge application.

This device is available in 0.5 mm pitch small package WCSP16C (1.9 mm x 1.9 mm, t: 0.5 mm (typ.)). Thus this devices is ideal for portable applications that require high-density board assembly such as mobile phone.



Weight: 3.9 mg (typ.)

#### **Feature**

- High output current: IOUT (DC) = 2 A, per channel
- Low ON resistance :  $R_{ON}$  = 98 m $\Omega$  (typ.) at  $V_{IN}$  = 4.5 V, 1.0 A, per channel
- Wide input voltage operation: V<sub>IN</sub> = 2.3 to 36 V
- Over Voltage Lockout: 15.0 V (typ.)
- Under Voltage Lockout: 2.9V (typ.)
- Reverse current blocking per channel(SW OFF state)
- · Inrush current reducing circuit.
- Auto selection mode
- Break Before Make
- Thermal Shutdown function
- Small package: 0.5 mm pitch WCSP16C (1.9 mm x 1.9 mm, t: 0.5mm(typ.)), PD = 1.65 W

#### Top marking



Start of commercial production 2015-01



#### Absolute Maximum Ratings (Ta = 25°C)

| Characteristics             | Symbol           |               | Unit         |            |           |            |  |   |
|-----------------------------|------------------|---------------|--------------|------------|-----------|------------|--|---|
| Input voltage               | VINA, VINB       | -0.3 to 40    |              | -0.3 to 40 |           | -0.3 to 40 |  | V |
| Control voltage             | VCNT, VSEL       |               | -0.3 to 6    |            | -0.3 to 6 |            |  |   |
| Output voltage              | Vout             |               | -0.3 to 18   |            |           | -0.3 to 18 |  |   |
| FLAG voltage                | VFLAG            | -0.3 to 6     |              | V          |           |            |  |   |
| 0.1.1.1.1                   | lout             | DC            | 2.0          | ^          |           |            |  |   |
| Output current              |                  | Pulse         | 3.0 (Note 1) | A A        |           |            |  |   |
| Power dissipation           | PD               | 1.65 (Note 2) |              | W          |           |            |  |   |
| Operating temperature range | T <sub>opr</sub> | −40 to 85     |              | -40 to 85  |           | °C         |  |   |
| Junction temperature        | Tj               | 150           |              | °C         |           |            |  |   |
| Storage temperature         | T <sub>stg</sub> | −55 to 150    |              | °C         |           |            |  |   |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc.).

Note1: 1 ms pulse, 1% duty cycle

Note2: Rating at mounting on a board: FR4 board. (  $40~\text{mm} \times 40~\text{mm}$  , Cu 4 layer )

#### Pin Assignment (Top view/Bottom bump)



|   | 1                | 2                | 3                | 4                |
|---|------------------|------------------|------------------|------------------|
| Α | FLAG             | V <sub>SEL</sub> | CNT              | GND              |
| В | $V_{INA}$        | V <sub>OUT</sub> | V <sub>OUT</sub> | V <sub>INB</sub> |
| С | V <sub>INA</sub> | V <sub>OUT</sub> | V <sub>OUT</sub> | V <sub>INB</sub> |
| D | V <sub>INA</sub> | V <sub>OUT</sub> | V <sub>OUT</sub> | V <sub>INB</sub> |

#### **Product list**

| Part number | Over voltage lockout VINA | Over voltage lockout VINB | FLAG monitored in auto selection mode |
|-------------|---------------------------|---------------------------|---------------------------------------|
| TCK323G     | 15.0V (typ.)              | 15.0V (typ.)              | Q2                                    |

Please ask your local retailer about the devices with other OVLO, logic and functions.



### **Block Diagram**



### **PIN Description**

| PIN                  | Name                               | Description                                                                              |
|----------------------|------------------------------------|------------------------------------------------------------------------------------------|
| A1                   | FLAG                               | Open drain acknowledge signal output.                                                    |
| A2                   | V <sub>SEL</sub>                   | Input selector function. It is internally connected to VOP(Pull up).                     |
| А3                   | CNT                                | Mode control function. It is internally connected to GND(Pull down)                      |
| A4                   | GND                                | Ground.                                                                                  |
| B1,C1,D1<br>B4,C4,D4 | V <sub>INA</sub> ,V <sub>INB</sub> | Input. Each has Over Voltage Lock Out (OVLO) and Under Voltage Lock Out function (UVLO). |
| B2,C2,D2<br>B3,C3,D3 | V <sub>out</sub>                   | Output.                                                                                  |



# **Operation Logic Table**

|                          |                                 | CNT Low                                                                                                      | CNT High                                                                  |  |  |
|--------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|
|                          | $V_{INA}  Q_1$                  | OFF                                                                                                          | OFF                                                                       |  |  |
|                          | V <sub>INB</sub> Q <sub>2</sub> | OFF                                                                                                          | ON                                                                        |  |  |
| V <sub>SEL</sub><br>Low  | FLAG Q₃                         | OFF                                                                                                          | ON (When V <sub>INA</sub> or V <sub>INB</sub> is out of regular voltage ) |  |  |
|                          | Reverse current block           | Q <sub>1</sub> Active / Q <sub>2</sub> Active                                                                | Q <sub>1</sub> Active / Q <sub>2</sub> Inactive                           |  |  |
| V <sub>SEL</sub><br>High | V <sub>INA</sub> Q <sub>1</sub> | Auto selection mode                                                                                          | ON                                                                        |  |  |
|                          | V <sub>INB</sub> Q <sub>2</sub> | Supplied V <sub>INA</sub> ;                                                                                  | OFF                                                                       |  |  |
|                          | FLAG Q₃                         | $Q_1$ ON, $Q_2$ and $Q_3$ OFF  Supplied $V_{INB}$ ;                                                          | ON (When V <sub>INA</sub> or V <sub>INB</sub> is out of regular voltage)  |  |  |
|                          | Reverse current block           | $Q_2$ and $Q_3$ ON, $Q_1$ OFF Supplied $V_{\text{INA}}$ and $V_{\text{INB}}$ ; $Q_1$ ON, $Q_2$ and $Q_3$ OFF | Q₁ Inactive / Q₂ Active                                                   |  |  |



## DC Characteristics (Ta = -40 to 85°C)

| Observatoriation                                | O mark at           | Test Condition                                                                                             | Ta = 25°C |                  |     | Ta = -40 | l lait |      |
|-------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------|-----------|------------------|-----|----------|--------|------|
| Characteristics                                 | Symbol              |                                                                                                            | Min       | Тур.             | Max | Min      | Max    | Unit |
| Input voltage                                   | VIN                 | _                                                                                                          | 2.3       | _                | 36  | 2.3      | 36     | V    |
| V <sub>SEL</sub> , CNT High-level input voltage | VIH                 | V <sub>INA</sub> , V <sub>INB</sub> = 2.3 to 36 V                                                          | 1.6       | _                | _   | 1.6      | _      | V    |
| V <sub>SEL</sub> , CNT Low-level input voltage  | VIL                 | V <sub>INA</sub> , V <sub>INB</sub> = 2.3 to 36 V                                                          | _         | _                | 0.4 | _        | 0.4    | V    |
| Over voltage lock out (OVLO) rising threshold   | V <sub>OVL_RI</sub> | _                                                                                                          | _         | 15.0             | _   | 13.4     | 16.6   | V    |
| Over voltage lock out (OVLO) falling threshold  | Vovl_fa             | _                                                                                                          | _         | Vovl_ri<br>- 0.5 | _   | _        | _      | V    |
| Under voltage lock out (UVLO) rising threshold  | Vuvl_ri             | _                                                                                                          | _         | 2.9              | _   | 2.3      | 3.5    | V    |
| Under voltage lock out (UVLO) falling threshold | Vuvl_fa             | _                                                                                                          | _         | Vuvl_ri<br>- 0.3 | _   | _        | _      | V    |
| Quiescent current (Switch ON state)             | I <sub>Q(ON)</sub>  | Q1 or Q2 = ON mode,<br>IOUT = 0 mA , VIN=5.0V                                                              | _         | 140              | _   | _        | 200    | μА   |
| Quiescent current (Switch OFF state)            | I <sub>Q(OFF)</sub> | CNT and V <sub>SEL</sub> : Low,<br>V <sub>INA or</sub> V <sub>INB</sub> = 5.0 V,<br>V <sub>OUT</sub> = 0 V | _         | 60               | _   | _        | 90     | μА   |
| Switch OFF state current                        | loff                | CNT and V <sub>SEL</sub> = Low,<br>V <sub>IN</sub> = Open, V <sub>OUT</sub> = 5 V                          | _         | 0.1              | _   | _        | 1      | μΑ   |
| Reverse blocking current                        | I <sub>RB</sub>     | CNT and V <sub>SEL</sub> : Low,<br>V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 5.0 V                         | _         | 0.1              | _   | _        | 10     | μА   |
| On resistance                                   | Ron                 | IOUT = -1.0 A, V <sub>IN</sub> = 4.5 V                                                                     | _         | 98               | _   | _        | 170    | mΩ   |
| FLAG Leak current                               | ILEAK               | V <sub>IO</sub> = 5.0 V                                                                                    | _         | _                | 2   | _        | 2      | μА   |
| FLAG Output low voltage                         | VoL                 | $I_{SINK} = 1 \text{ mA}, V_{IO} = 5.0 \text{ V}$                                                          | 1         | _                | 0.4 | _        | 0.4    | V    |
| VSEL , CNT Pull up resistance                   | Rvc                 | _                                                                                                          |           | 500              | _   |          |        | kΩ   |

## AC Characteristics (Ta = 25°C)

| Characteristics                      | Symbol         | Test Condition (Figure 1, 2, 3, 4)                                                                                                                                                                            | Min | Тур. | Max | Unit |
|--------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Hold time                            | tHD            | $V_{UVL}$ < $V_{IN}(5V)$ < $V_{OVL}$ , $R_L$ = 50 $\Omega$<br>Initial start up $V_{OUT}$ off state to charge-pump on state                                                                                    | _   | 15   | _   | ms   |
| VOUT OVP off time                    | tovp           | $\begin{split} &V_{\text{IN}} > V_{\text{OVLO\_RI}} ,  V_{\text{IN}} \text{ rising} = 2V/\mu s, \\ &R_{\text{L}} = 50  \Omega ,  V_{\text{OUT}} \text{ to } 80\% \text{ of } V_{\text{OVLO\_RI}} \end{split}$ | _   | 3    | _   | μS   |
| V <sub>OUT</sub> off time            | toff           | VUVL < VIN (5V) < VOVL, RL = 50 $\Omega$ , CNT low to high to V <sub>OUT</sub> to 80% of V <sub>IN</sub>                                                                                                      | _   | 0.5  | _   | μS   |
| Vout rise time                       | tr             | $V_{IN}$ = 5.0 $V$ , $R_L$ = 50 $\Omega$ , $C_L$ = 1.0 $\mu F$                                                                                                                                                | _   | 2    | _   | ms   |
| V <sub>OUT</sub> fall time           | t <sub>f</sub> | $V_{IN}$ = 5.0V , $R_L$ = 50 $\Omega$ , $C_L$ = 1.0 $\mu F$                                                                                                                                                   | _   | 0.12 | _   | ms   |
| V <sub>IN</sub> selection delay time | tSEL           | $V_{IN}$ = 5.0 $V$ , $R_L$ = 50 $\Omega$ ,                                                                                                                                                                    | -   | 0.5  | _   | μS   |
| Break Before Make time               | tBBM           | $V_{IN}$ = 5.0 $V$ , $R_L$ = 50 $\Omega$ ,                                                                                                                                                                    |     | 15   | _   | ms   |

2015-4-14

# Timing chart Manual selection mode



Fig.1 thd, tovp, tsel



Fig.2 tr, tf, tbbm

**TCK323G** 

# Timing chart Auto selection mode



Fig.3 thd, tovp





#### **Application Note**

#### 1. Application circuit example



#### 1) Input and Output capacitor

An input capacitor ( $C_{IN}$ ) and an output capacitor ( $C_{OUT}$ ) are necessary for the stable operation of TCK323G. And it is effective to reduce voltage overshoot or undershoot due to sharp changes in output current and also for improved stability of the power supply. When used, place  $C_{IN}$  and  $C_{OUT}$  more than  $1.0\mu F$  as close to  $V_{IN}$  pin to improve stability of the power supply.

#### 2) Control pin

Control pins for TCK323G is operated by the control voltage and Schmitt trigger. V<sub>SEL</sub> pin has a tolerant function such that it can be used even if the control voltage is higher than the input voltage.

#### 2. Reverse current blocking

Reverse current blocking(SW OFF state) function is designed in these products. This function is active at output n-ch MOSEFT turned off.

However these does not assure for the suppression of uprising device operation. In use of these products, please read through and understand dissipation idea for absolute maximum ratings from the above mention or our 'Semiconductor Reliability Handbook'. Then use these products under absolute maximum ratings in any condition. Furthermore, Toshiba recommend inserting failsafe system into the design.

#### 3. Thermal shut down function

Thermal shutdown function is designed in these products, but these does not assure for the suppression of uprising device operation. In use of these products, please read through and understand dissipation idea for absolute maximum ratings from the above mention or our 'Semiconductor Reliability Handbook'. Then use these products under absolute maximum ratings in any condition. Furthermore, Toshiba recommend inserting failsafe system into the design.



#### 4. Power Dissipation

Board-mounted power dissipation ratings for TCK323G are available in the Absolute Maximum Ratings table

Power dissipation is measured on the board condition shown below.

[The Board Condition]

Board material: Glass epoxy (FR4)

Board dimension: 40 mm x 40 mm (Cu 4 layer)



Please allow sufficient margin when designing a board pattern to fit the expected power dissipation. Also take into consideration the ambient temperature, input voltage, output current etc and applying the appropriate derating for allowable power dissipation during operation.

#### **Representative Typical Characteristics**

#### 1) ON resistance





#### 2) Quiescent current











## **Package Dimensions**

WCSP16C Unit: mm





Weight: 3.9 mg (typ.)

Land pattern dimensions (for reference only)

Unit:mm





#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
  Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
  OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Toshiba(东芝)