Unit: mm

TOSHIBA Field-Effect Transistor Silicon N / P Channel MOS Type

# SSM6L35FE

- High-Speed Switching Applications
- Analog Switch Applications

N-ch: 1.2-V drive
P-ch: 1.2-V drive
N-ch, P-ch, 2-in-1

• Low ON-resistance Q1 N-ch:  $R_{on}$  = 20  $\Omega$  (max) (@V<sub>GS</sub> = 1.2 V)

:  $R_{on} = 8 \Omega \text{ (max) } (@V_{GS} = 1.5 \text{ V})$ 

:  $R_{on} = 4 \Omega \text{ (max) } (@V_{GS} = 2.5 \text{ V})$ 

:  $R_{on} = 3 \Omega \text{ (max) } (@V_{GS} = 4.0 \text{ V})$ 

Q2 P-ch:  $R_{on}$  = 44  $\Omega$  (max) (@V<sub>GS</sub> = -1.2 V)

:  $R_{on}$  = 22  $\Omega$  (max) (@V<sub>GS</sub> = -1.5 V)

:  $R_{OI}$  = 11  $\Omega$  (max) (@V<sub>GS</sub> = -2.5 V) :  $R_{OI}$  = 8  $\Omega$  (max) (@V<sub>GS</sub> = -4.0 V)

#### Q1 Absolute Maximum Ratings (Ta = 25°C)

| Characteristics      | Symbol    | Rating         | Unit |    |
|----------------------|-----------|----------------|------|----|
| Drain-source voltage | $V_{DSS}$ | 20             | ٧    |    |
| Gate-source voltage  | $V_{GSS}$ | ±10            | V    |    |
| Drain current        | DC        | I <sub>D</sub> | 180  | mA |
|                      | Pulse     | $I_{DP}$       | 360  | MA |

#### **Q2** Absolute Maximum Ratings (Ta = 25°C)

| Characteristics      |       | Symbol         | Rating | Unit |
|----------------------|-------|----------------|--------|------|
| Drain-source voltage |       | $V_{DSS}$      | -20    | ٧    |
| Gate-source voltage  |       | $V_{GSS}$      | ±10    | ٧    |
| Drain current        | DC    | I <sub>D</sub> | -100   | mA   |
|                      | Pulse | $I_{DP}$       | -200   | IIIA |

### Absolute Maximum Ratings (Ta = 25 °C) (Common to the Q1, Q2)

| Characteristic            | Symbol                  | Rating     | Unit |  |
|---------------------------|-------------------------|------------|------|--|
| Drain power dissipation   | P <sub>D</sub> (Note 1) | 150        | mW   |  |
| Channel temperature       | T <sub>ch</sub>         | 150        | °C   |  |
| Storage temperature range | T <sub>stg</sub>        | -55 to 150 | °C   |  |

Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

Note 1: Total rating

Mounted on an FR4 board (25.4 mm  $\times$  25.4 mm  $\times$  1.6 mm, Cu Pad: 0.135 mm<sup>2</sup>  $\times$  6)

Start of commercial production 2008-03

1.6±0.05 0.55±0.05 0.55±0.05 0.55±0.05 0.5±0.05 0.2±0.05 0.2±0.05

1.6±0.05

ES6 2.Gate1 5.Gate2 3.Drain2 6.Drain1

1.Source1 4.Source2

JEITA -TOSHIBA 2-2N1D

Weight: 3.0 mg (typ.)

**JEDEC** 

# Q1 Electrical Characteristics (Ta = 25°C)

| Charae                       | cteristics    | Symbol               | Test Condition                                                                         |          | Min | Тур. | Max  | Unit |
|------------------------------|---------------|----------------------|----------------------------------------------------------------------------------------|----------|-----|------|------|------|
| Gate leakage curre           | ent           | I <sub>GSS</sub>     | $V_{GS} = \pm 10 \text{ V}, V_{DS} = 0 \text{ V}$                                      |          | _   | _    | ±10  | μΑ   |
| Drain-source brea            | kdown voltage | V (BR) DSS           | $I_D = 0.1 \text{ mA}, V_{GS} = 0V$                                                    |          | 20  | _    | _    | V    |
| Drain cutoff currer          | nt            | I <sub>DSS</sub>     | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0V                                           |          | _   | _    | 1    | μΑ   |
| Gate threshold vol           | tage          | V <sub>th</sub>      | $V_{DS} = 3 \text{ V}, I_{D} = 1 \text{ mA}$                                           |          | 0.4 | _    | 1.0  | V    |
| Forward transfer a           | dmittance     | Y <sub>fs</sub>      | $V_{DS} = 3 \text{ V}, I_D = 50 \text{ mA}$ (Note 2)                                   |          | 115 | _    | _    | mS   |
|                              |               |                      | $I_D = 50 \text{ mA}, V_{GS} = 4 \text{ V}$                                            | (Note 2) | _   | 1.5  | 3    |      |
| Drain aguras ON              |               | D                    | $I_D = 50 \text{ mA}, V_{GS} = 2.5 \text{ V}$                                          | (Note 2) | _   | 2    | 4    | Ω    |
| Drain–source ON-resistance   |               | R <sub>DS</sub> (ON) | $I_D = 5 \text{ mA}, V_{GS} = 1.5 \text{ V}$                                           | (Note 2) | _   | 3    | 8    |      |
|                              |               |                      | I <sub>D</sub> = 5 mA, V <sub>GS</sub> = 1.2 V                                         | (Note 2) | _   | 5    | 20   |      |
| Input capacitance            |               | C <sub>iss</sub>     | V <sub>DS</sub> = 3 V, V <sub>GS</sub> = 0V, f = 1 MHz                                 |          | _   | 9.5  | _    |      |
| Reverse transfer capacitance |               | C <sub>rss</sub>     |                                                                                        |          | _   | 4.1  | _    | pF   |
| Output capacitance           |               | Coss                 |                                                                                        |          | _   | 9.5  | _    |      |
| Switching time               | Turn-on time  | t <sub>on</sub>      | $V_{DD} = 3 \text{ V}, I_D = 50 \text{ mA},$<br>$V_{GS} = 0 \text{ to } 2.5 \text{ V}$ |          | _   | 115  | _    |      |
|                              | Turn-off time | t <sub>off</sub>     |                                                                                        |          | _   | 300  | _    | ns   |
| Drain-source forward voltage |               | V <sub>DSF</sub>     | $I_D = -180 \text{ mA}, V_{GS} = 0V$                                                   | (Note 2) | _   | -0.9 | -1.2 | V    |

# **Q2 Electrical Characteristics (Ta = 25°C)**

| Charac                       | cteristics                   | Symbol               | Test Condition                                                                            |          | Min  | Тур. | Max  | Unit |
|------------------------------|------------------------------|----------------------|-------------------------------------------------------------------------------------------|----------|------|------|------|------|
| Gate leakage curre           | ent                          | I <sub>GSS</sub>     | $V_{GS} = \pm 10 \text{ V}, V_{DS} = 0 \text{ V}$                                         |          | _    | _    | ±10  | μА   |
| Drain-source brea            | kdown voltage                | V (BR) DSS           | I <sub>D</sub> = -0.1 mA, V <sub>GS</sub> = 0 V                                           |          | -20  | _    | _    | V    |
| Drain cutoff curren          | t                            | I <sub>DSS</sub>     | $V_{DS} = -20 \text{ V}, V_{GS} = 0 \text{ V}$                                            |          | _    | _    | -1   | μΑ   |
| Gate threshold vol           | tage                         | V <sub>th</sub>      | $V_{DS} = -3 \text{ V}, I_{D} = -1 \text{ mA}$                                            |          | -0.4 | _    | -1.0 | ٧    |
| Forward transfer a           | dmittance                    | Y <sub>fs</sub>      | $V_{DS} = -3 \text{ V}, I_{D} = -50 \text{ mA}$                                           | (Note 2) | 77   | _    | _    | mS   |
| Drain-source ON-resistance   |                              | R <sub>DS (ON)</sub> | $I_D = -50 \text{ mA}, V_{GS} = -4 \text{ V}$                                             | (Note 2) | _    | 4.3  | 8    | Ω    |
|                              |                              |                      | $I_D = -50 \text{ mA}, V_{GS} = -2.5 \text{ V}$                                           | (Note 2) |      | 5.6  | 11   |      |
|                              |                              |                      | $I_D = -5 \text{ mA}, V_{GS} = -1.5 \text{ V}$                                            | (Note 2) | _    | 8.2  | 22   |      |
|                              |                              |                      | I <sub>D</sub> = -2 mA, V <sub>GS</sub> = -1.2 V                                          | (Note 2) | _    | 11   | 44   |      |
| Input capacitance            | capacitance C <sub>iss</sub> |                      |                                                                                           |          | 12.2 | _    |      |      |
| Reverse transfer capacitance |                              | C <sub>rss</sub>     | $V_{DS} = -3 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$                          |          | _    | 6.5  | _    | pF   |
| Output capacitance           |                              | C <sub>oss</sub>     |                                                                                           | _        | 10.4 | _    |      |      |
| Switching time               | Turn-on time                 | t <sub>on</sub>      | $V_{DD} = -3 \text{ V}, I_D = -50 \text{ mA},$<br>$V_{GS} = 0 \text{ to } -2.5 \text{ V}$ |          | _    | 175  | _    |      |
|                              | Turn-off time                | t <sub>off</sub>     |                                                                                           |          | _    | 251  | _    | ns   |
| Drain–source forward voltage |                              | V <sub>DSF</sub>     | $I_D = 100 \text{ mA}, V_{GS} = 0 \text{ V}$                                              | (Note 2) | _    | 0.83 | 1.2  | V    |

Note 2: Pulse test

# Marking



# **Equivalent Circuit (top view)**



2015-09-09

#### **Q1 Switching Time Test Circuit**

#### (a) Test Circuit



 $V_{DD} = 3 V$ Duty  $\leq 1\%$ 

 $V_{IN}$ :  $t_r$ ,  $t_f < 5$  ns

 $(Z_{out} = 50 \Omega)$ Common Source

 $Ta = 25^{\circ}C$ 



(c) V<sub>OUT</sub>



#### **Q2 Switching Time Test Circuit**

#### (a) Test Circuit



 $V_{DD} = -3 V$ 

Duty ≤ 1%

 $V_{IN}$ :  $t_r$ ,  $t_f < 5$  ns  $(Z_{out} = 50 \Omega)$ 

 $(Z_{out} = 50 \Omega)$ Common Source

 $Ta = 25^{\circ}C$ 

### (b) V<sub>IN</sub>





## Q1 Usage Considerations

Let  $V_{th}$  be the voltage applied between gate and source that causes the drain current ( $I_D$ ) to below (1 mA for the Q1 of the SSM6L35FE). Then, for normal switching operation,  $V_{GS(on)}$  must be higher than  $V_{th}$ , and  $V_{GS(off)}$  must be lower than  $V_{th}$ . This relationship can be expressed as:  $V_{GS(off)} < V_{th} < V_{GS(on)}$ .

Take this into consideration when using the device.

#### **Q2 Usage Considerations**

Let  $V_{th}$  be the voltage applied between gate and source that causes the drain current (I<sub>D</sub>) to below (-1 mA for the Q2 of the SSM6L35FE). Then, for normal switching operation,  $V_{GS(on)}$  must be higher than  $V_{th}$ , and  $V_{GS(off)}$  must be lower than  $V_{th}$ . This relationship can be expressed as:  $V_{GS(off)} < V_{th} < V_{GS(on)}$ .

Take this into consideration when using the device.

### **Handling Precaution**

When handling individual devices that are not yet mounted on a circuit board, make sure that the environment is protected against electrostatic discharge. Operators should wear antistatic clothing, and containers and other objects that come into direct contact with devices should be made of antistatic materials.

#### Q1 (N-ch MOSFET)













# Q1 (N-ch MOSFET)











5

# Q2 (P-ch MOSFET)













6

#### Q2 (P-ch MOSFET)













#### **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Toshiba(东芝)