TOSHIBA BiCD Integrated Circuit Silicon Monolithic

# **TB62D901FNG**

# **AC/DC Step-Down Conversion Type LED Lighting Driver**

#### 1. General

The TB62D901FNG is a constant current driver IC ideal for use in the step-down AC/DC conversion type LED lighting applications.

The TB62D901FNG features architecture with automatic Off time adjustment control that can be used to achieve minimum LED current variations by the effect of fluctuated input voltage or change of LED forward voltage.

The device allows linear dimming or PWM dimming. It has extensive detection functions that are thermal shutdown, over-current detection, over-voltage detection, under-voltage lockout, and current sensing input terminal (ISEN1) open detection.



Weight: 0.07 g (typ.)

## 2. Application

LED lighting

### 3. Features

• Operating supply voltage

• Dimming function

• Switching frequency

Operation mode

Efficiency

Detection function

• IC standby function

Operating temperaturePackage

12V to 30V

: Linear dimming (by adjustment of LED peak current)

PWM dimming

: Adjustable of up to 500kHz (MAX)

: Current continuous conduction mode

(Automatic OFF time control mode, Fixed off time mode)

Critical conduction mode

: 90% or more with recommended components

: Thermal shutdown (TSD)

: Over-current detection (OCP)

: Over-voltage detection (OVP)

: Under-voltage lockout (UVLO)

: ISEN terminal open detection (IOP)

: EN signal allows standby mode with 0.8mA (MAX) consumption

current

:  $T_{opr}$  = -40 °C to 105 °C

: SSOP16-P-225-0.65B

# 4. Block Diagram



# **5. Pin Assignment (top view)**



# 6. Pin Description

| Pin<br>No | Pin<br>Name | I/O        | Function                                                                                  |
|-----------|-------------|------------|-------------------------------------------------------------------------------------------|
| 1         | VCC         | P          | Power supply input.                                                                       |
| 2         | VREG        | О          | Output of the internal regulator.                                                         |
|           |             |            | Input to set switching operation mode.                                                    |
| 3         | MS          | I          | GND short-circuit: Continuous mode                                                        |
|           |             |            | VREG terminal short-eircuit: Critical mode                                                |
|           |             | _          | PWM signal input for the PWM dimming.                                                     |
| 4         | PWMD        | I          | "H" level voltage input: LED lighting current on                                          |
|           |             | _          | "L" level voltage input: LED lighting current off                                         |
| 5         | LD          | I          | Analogue input voltage to set the peak value of the LED current.                          |
| 6         | RC          | I          | Analog input to set the ripple range of the LED current.                                  |
|           |             |            | IC enable signal input.                                                                   |
|           | T           | . /        | 'H" level voltage input: Operation mode                                                   |
| 7         | 7 EN I      |            | "L" level voltage input: Standby mode.                                                    |
|           |             |            | In standby mode, circuits other than the regulator circuit, the standard voltage circuit, |
|           | CNID        |            | and the UVLO circuit stop operation.                                                      |
| 8         | GND         | P          | Ground.                                                                                   |
| 9         | NC <        | $\searrow$ | No Connect. Connect to GND                                                                |
| 10        | NC          | \ <u>\</u> | No Connect. Connect to GND                                                                |
| 11        | NC          |            | No Connect. Connect to GND                                                                |
|           |             | ))         | Input for feedback voltage.                                                               |
| 12        | VSEN        |            | This input voltage of VSEN determines the OFF time of the control output GATE for         |
|           |             |            | external power MOSFET of the step-down driver.                                            |
| 13        | ISEN2       | I          | Detection terminal for LED current.                                                       |
|           |             |            | Connect to the GND side of the current sensing resistor between ISEN1 and GND.            |
|           | TOTAL       | -          | Detection terminal for LED current.                                                       |
| 14        | ISEN1       | I          | The peak value of LED current is determined by the resistance connected between           |
|           | G + FFF     |            | ISEN1 terminal and GND.                                                                   |
| 15        | GATE        | 0          | Output for controlling the Gate of the Power MOSFET                                       |
| 16        | PGND        | P          | Power ground for GATE diver.                                                              |

<sup>\*</sup>I/O symbol I: Input, O: Output, P: Power supply

# 7. I/O Equivalent Circuits

| Pin<br>No | Pin<br>Name | Equivalent circuit | Pin<br>No | Pin<br>Name | Equivalent circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|-------------|--------------------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | VCC         | VCC Regulator      | 8         | GND         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2         | VREG        | m<br>GND           | 13        | PGND        | VREG VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3         | MS          | VREG  W  GND GND   | 16        | ISEN2       | ISEN2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5         | LD          | VREG               | 12        | VSEN        | VREG WHO S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6         | RC          | GND WH             | 14        | ISEN1       | VREG STATE OF THE |
| 4         | PWMD        | VREG WH            | 15        | GATE        | VCC  PGND PGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7         | EN          | m<br>GND           |           |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# TB62D901FNG

# **8.** Absolute Maximum Ratings ( $T_a = 25^{\circ}C$ )

| Characteristics                              | Symbol               | Rating Note1            | Unit |
|----------------------------------------------|----------------------|-------------------------|------|
| Supply voltage                               | $V_{\rm CC}$         | -0.3 to 40              | V    |
| Input pin voltage (PWMD, LD, RC, EN, and MS) | V <sub>IN</sub>      | -0.3 to 6.0             |      |
| VREG pin voltage                             | $V_{REG}$            | -0.3 to 6.0             | V    |
| Feedback pin voltage<br>(ISEN1 and VSEN)     | $V_{FB}$             | -0.3 to 6.0             | V    |
| GATE pin voltage                             | $V_{GATE}$           | -0.3 to V <sub>CC</sub> | V    |
| Operating temperature                        | $T_{ m opr}$         | -40 to 105              | °C   |
| Storage temperature                          | $T_{stg}$            | -55 to 150              | °C   |
| Thermal resistance                           | $R_{\text{th(j-a)}}$ | 87.3* Note 2            | °C/W |
| Power dissipation                            | $P_{D}$              | 1.43* Note2,3           | W    |

Note1: Voltage is PGND/GND/ISEN2 referenced.

Note2: PCB condition is 76.2×114.3×1.6mm (JEDEC 4 layer substrate)

Note3: When ambient temperature is 25°C or more. Every time ambient temperature exceeded 1°C, please decrease 1/Rth(j-a).

# 9. Operating Condition (Unless otherwise noted, $T_a = -40$ to 105 °C)

| Characteristics          | Symbol             | Test Conditions                                       | Min | Тур. | Max              | Unit |
|--------------------------|--------------------|-------------------------------------------------------|-----|------|------------------|------|
| Operating supply voltage | $V_{CC}$           |                                                       | 12  | _    | 30               | V    |
| Switching frequency      | $f_{SW}$           |                                                       | _   | _    | 500              | kHz  |
| I D nin input voltage    | V <sub>LD1</sub>   | When LED peak current adjustment function is used     | 0.2 | ı    | 3.8              | V    |
| LD pin input voltage     | V <sub>LD2</sub>   | When LED peak current adjustment function is not used | 4.5 | ı    | $V_{\text{REG}}$ | •    |
| DC nin in mutual to a    | V <sub>RC1</sub>   | When LED peak current adjustment function is used     | 1   | ı    | 4.0              | V    |
| RC pin input voltage     | V <sub>RC2</sub>   | When LED peak current adjustment function is not used | 0   | l    | 0.5              | v    |
| VSEN pin input voltage   | V <sub>vsen1</sub> | When using it in automatic OFF time control mode      | 0.5 |      | 3                | v    |
| A A                      | V <sub>VSEN2</sub> | When using it in Fixed OFF time mode                  | 4.5 | _    | $V_{\text{REG}}$ |      |

GATE pin output voltage which is the same level as  $V_{CC}$ . Please set up  $V_{CC}$  in consideration of the Absolute Maximum Ratings of the external power MOSFET

5 2014-10-01



# 10. Electrical Characteristics (Unless otherwise noted, $T_a$ = 25 °C, $V_{\rm CC}$ =12V)

| Characteristics                                             | Symbol                  | Test Conditions                                                                                                      | Min                     | Тур.                    | Max                          | Unit |
|-------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------------------------------|------|
| <consumption current=""></consumption>                      |                         |                                                                                                                      |                         |                         |                              |      |
| Operating consumption current                               | I <sub>CC(ON)</sub>     | $ \begin{array}{l} EN=H, PWMD=H, MS=L \\ V_{VSEN}=V_{REG}, V_{LD}=V_{REG}, V_{RC}=0V \\ V_{ISENI}=0V \end{array} $   | _                       | 2.0                     | 2.5                          | mA   |
| Standby consumption current                                 | I <sub>CC(OFF)</sub>    | EN=L                                                                                                                 |                         | 0.5                     | 0.8                          |      |
| <regulator part=""></regulator>                             |                         |                                                                                                                      | ( )                     | 7                       |                              |      |
| VREG output voltage                                         | $V_{REG}$               | I <sub>REG</sub> =0mA                                                                                                | 4.9                     | 5                       | 5.1                          | V    |
| VREG maximum output current                                 | $I_{REG}$               | ^ (0)                                                                                                                | <b>\</b>                | _                       | 2                            | mA   |
| <uvlo part=""></uvlo>                                       |                         |                                                                                                                      | フナ                      |                         |                              |      |
| UVLO release voltage                                        | $V_{\text{UVLO(UP)}}$   | V <sub>CC</sub> rising                                                                                               | 10.5                    | 11                      | 11.5                         | V    |
| UVLO operation voltage                                      | V <sub>UVLO(DOWN)</sub> | V <sub>CC</sub> falling                                                                                              | 8.0                     | 8.5                     | 9.0                          | V    |
| <gate driver="" part=""></gate>                             |                         |                                                                                                                      |                         |                         |                              |      |
| GATE pin source resistance                                  | $R_{GATEH}$             | I <sub>GATE</sub> =-100mA                                                                                            |                         | (5)                     | 10                           | Ω    |
| GATE pin sink resistance                                    | R <sub>GATEL</sub>      | I <sub>GATE</sub> =100mA                                                                                             | - <                     | 2.5                     | $\searrow_5$                 | Ω    |
| GATE pin rising time                                        | $t_{rGATE}$             | C <sub>L</sub> =1nF                                                                                                  | -52                     | 15                      | 30                           | ns   |
| GATE pin falling time                                       | $t_{ m fGATE}$          | C <sub>L</sub> =1nF                                                                                                  | $\leftarrow$            | 1,5                     | 30                           | ns   |
| MOSFET OFF time                                             | $t_{ m OFF}$            | EN=H, PWMD=H, MS=L<br>V <sub>VSEN</sub> = V <sub>REG</sub> , V <sub>LD</sub> =V <sub>REG</sub> , V <sub>RC</sub> =0V | 3.87                    | (4))                    | 4.13                         | μs   |
| <detection circuit="" part=""></detection>                  |                         |                                                                                                                      |                         | >                       | l .                          |      |
| OVP operation voltage                                       | $V_{OVP}$               | VCC pin                                                                                                              | 32                      | 35                      | 38                           | V    |
| 1                                                           | V <sub>OCP1</sub>       | ISEN pin, V <sub>LD</sub> =V <sub>REG</sub>                                                                          | <u>_1/.4</u>            | 1.6                     | 1.8                          |      |
| OCP operation voltage                                       | V <sub>OCP2</sub>       | ISEN pin, V <sub>LD</sub> =0.2V                                                                                      | V <sub>LD</sub><br>+0.1 | V <sub>LD</sub><br>+0.4 | V <sub>LD</sub><br>+0.7      | V    |
|                                                             | V <sub>OCP3</sub>       | ISEN pin, V <sub>LD</sub> =3.8V                                                                                      | V <sub>LD</sub><br>-0.0 | V <sub>LD</sub><br>+0.2 | V <sub>LD</sub><br>+0.4      |      |
| TSD operation temperature                                   | T <sub>TSD</sub>        | Temperature rising                                                                                                   | 130                     | 140                     | 150                          | °C   |
| TSD hysteresis temperature                                  | T <sub>TSD(HYS)</sub>   | Temperature falling                                                                                                  | 10                      | 20                      | 30                           | °C   |
| <input part="" pin=""/>                                     |                         | ^                                                                                                                    |                         |                         |                              |      |
| Input pin high level<br>input voltage<br>(PWMD, EN, and MS) | V <sub>INH</sub>        |                                                                                                                      | 1.5                     | _                       | $V_{\text{REG}}$             | V    |
| Input pin Low level<br>input voltage<br>(PWMD, EN, and MS)  | V <sub>INL</sub>        | 20/0                                                                                                                 | 0                       | _                       | 0.4                          | V    |
|                                                             | I <sub>INH</sub>        | Measurement pin is PWMD, EN, LD, and RC. $V_{IN} = V_{REG}, \ V_{ISENI} = 0V$                                        | _                       | _                       | 1                            | μΑ   |
| Input pin input current                                     | I <sub>INL</sub>        | Measurement pin is PWMD, EN, MS, LD, and RC. V <sub>IN</sub> =0V, V <sub>ISENI</sub> =0V                             | -1                      | _                       |                              | μΑ   |
| MS pin pull down resistance                                 | R <sub>UP</sub>         | $\rightarrow$                                                                                                        | 240                     | 300                     | 360                          | kΩ   |
| <detection part="" pin=""></detection>                      | (7                      | ,                                                                                                                    |                         |                         |                              |      |
|                                                             | V <sub>PEAK1</sub>      | $V_{LD} = V_{REG}$                                                                                                   | 0.95                    | 1.0                     | 1.05                         |      |
| ISEN pin peak voltage                                       | V <sub>PEAK2</sub>      | V <sub>LD</sub> =0.2V to 3.8V                                                                                        | V <sub>LD</sub> /1.5    | V <sub>LD</sub> /1.5    | V <sub>LD</sub> /1.5<br>+0.1 | V    |
| Detection blanking time                                     | t <sub>BLK</sub>        |                                                                                                                      | 250                     | 400                     | 550                          | ns   |
|                                                             | \                       |                                                                                                                      |                         |                         |                              |      |

# 11. Description of Operation

11.1 Standard connection diagram



### 11.2 Operation modes

There are three operation modes, and the modes are set by pins MS and VSEN. Each mode has the different control method resulting in the different GATE output to the external power MOSFET.

| Operation mode |                                 | Pin Se    | ettings                                            | Output of GATE to Control the Power MOS (M1)                  |                                                          |  |
|----------------|---------------------------------|-----------|----------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|--|
|                |                                 | MS 1 VSEN |                                                    | OFF time                                                      | On time                                                  |  |
| 1              | Fixed OFF time mode             | GND       | VREG                                               | I It is fived at /liis (IVP)                                  | It is determined by voltage detection in ISEN1 pin       |  |
| 2              | Automatic OFF time control mode | GND       | Connected to the secondary side of the transformer | It is determined by voltage detection in VSEN pin             | It is determined by voltage detection in ISEN1 pin       |  |
| 3              | Critical mode                   | VREG      | Connected to the secondary side of the transformer | It is determined by detecting 0 mA of LED current in VSEN pin | It is determined by<br>voltage detection in<br>ISEN1 pin |  |

#### 11.2.1 Fixed Off time mode

LED current  $I_{LED}$  in path A is detected as the voltage on the current-sense resistor RSET on the ISEN1 input. When  $I_{LED}$  rises to the set peak current  $I_{LEDP}$ , M1 is turned off. And M1 is turned on again after turned off a period of time, for example, 4  $\mu$ s (Typ.) when  $V_{RC}$  is 0 V. The peak current can be set with the input voltage to LD pin. (Please refer to 12.2, Figure for details). The off period can be set by an applied voltage to the RC pin. (Please refer to 12.3, Figure for details).

VIN of the LEDs is referred to the unregulated diode bridge rectified DC voltage that can fluctuate considerably. The influence of the input voltage  $(V_{\rm IN})$  change on the LED current can be reduced to the minimum by this control system. This mode can be implemented with fewer components.



#### 11.2.2 Automatic OFF Time Control Mode



Figure 2 Automatic Off-Time Control

When LED current  $I_{LED}$  in path A, which is detected at the ISEN1 pin, rises to the set peak current, M1 is turned off. And M1 is turned on again after the OFF period of M1 ( $t_{OFF}$ ) (refer to Figure 2).

The peak current is set by an applied voltage to the LD pin. (Please refer to 12.2 for details).

t<sub>OFF</sub> is determined by the voltage on inputs VSEN and RC.(Please refer to 12.3, Figure 3 and 8 for details.). In the example of Figure 2, the voltage at VSEN pin is generated by the secondary side of the transformer and the input voltage of RC pin.

Secondary side voltage is stabilized by total V<sub>f</sub> of LED.

It is recommended that the voltage generated on the secondary side is divided by resistors and to keep the voltage applied to VSEN pin at around 1V. The Off time of M1 is adjusted automatically when  $V_f$  of the LED and the free wheeling diode are changed due to the temperature characteristics and the change of the voltage applied to VSEN pin (compared to 1 V) is detected.



Figure 3. OFF time vs. VSEN when  $V_{RC}$ <0.5V

Please use the IC by inputting a voltage to the VSEN pin in the range of 0.5V to 3.0V or 4.5V to  $V_{REG}$ . In this mode, the dependence of the LED current on the input voltage  $V_{IN}$  and  $V_f$  are reduced.

2014-10-01

#### 11.2.3 Critical mode



When I<sub>LED</sub> in path A detected with the ISEN1 pin rises to the set peak current, M1 is turned off. And M1 is turned on again when VSEN pin, connected to the secondary side of the transformer, detects that I<sub>LED</sub> in path B becomes 0 mA approximately. The peak current is set by an applied voltage to LD pin.

The influence of input voltage  $(V_{IN})$  change and  $V_f$  of LED change on the LED current  $(I_{LED})$  can be reduced to the minimum by this control system. In comparing to other modes, the efficiency can be increased and the noise can be reduced in this mode because M1 switching frequency decreases.

While the current flows in the  $I_{LED}$  path B, it is recommended that the voltage of 0.5 V or more is applied on the VSEN pin.



### 12. Dimming function

This TB62D901FNG incorporates three kinds of dimming function.

Table 1 2 Dimming Control Mode Comparison

|   |                |           |                  | Tuester 2 Diffirming Control Mode Companion |              |                      |  |
|---|----------------|-----------|------------------|---------------------------------------------|--------------|----------------------|--|
|   | 0 1 1          | Control   | Methods          | Dimming Results                             |              |                      |  |
|   | Operation mode | Input Pin | Signal Type      | LED current                                 | Peak current | Ripple current value |  |
| 1 | PWM Dimming    | PWMD      | Digital signals  | PWMD=H: ON<br>PWMD=L: OFF                   | Fixed        | Fixed                |  |
| 2 | Linear Dimming | LD        | Analogue voltage | ON                                          | Change       | Fixed                |  |
| 3 | Ripple Dimming | RC        | Analog voltage   | ON                                          | Fixed        | Changed              |  |

#### 12.1 PWM dimming

The LED current is turned on and off according to the PWM signal input to the PWMD input pin.

When this function is not used, please connect PWMD to the VREG pin.



Figure 5 PWM Dimming

### 12.2 Linear Dimming

This is a linear dimming by controlling the peak current of LED.

The peak current of LED is controlled by  $V_{LD}$  the analog voltage applied to the LD pin from which an internal voltage  $V_{PEAK}$  is derived to the input of an internal comparator. The comparator to compare  $V_{PEAK}$  and the voltage from input ISEN1 of the current sensing resistor  $R_{SET}$ .  $V_{PEAK}$  is determined by method of applied voltage to LD pin.

Table 3 V<sub>PEAK</sub> setting

| Input voltage to LD pin V <sub>LD</sub>                                                    | $V_{PEAK}$                                                                              |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| The LD and the VREG pins are shorten together. (When not using linear dimming by LD input) | 1.0V(TYP.)                                                                              |
| The analog voltage is applied to LD pin.                                                   | $V_{\rm LD}/1.5({\rm TYP.})$ (V <sub>LD</sub> needs to be in the range of 0.2V to 3.8V) |



(a) Waveform of LED current vs control voltage  $V_{\text{LD}}$ 

(b) The relation between  $V_{\text{PEAK}}$  and  $V_{\text{LD}}$ 

Figure 6 Linear Dimming

### 12.3 Ripple Dimming

This is a linear dimming by controlling the ripple value of LED current.

T<sub>OFF</sub> of M1 is controlled by the analog voltage input to the RC pin.

The ripple value of LED current is adjusted by changing T<sub>OFF</sub> of M1.

Table 4 Setting T<sub>OFF</sub> of M1

| ſ | Input to RC pin                                                                       | Toff                                                                                                                            |
|---|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Ī | RC pin is connected with the GND. (In case linear dimming by a RC pin isn't applied.) | 4μs (TYP.) under the condition that V <sub>SEN</sub> is 1V.                                                                     |
|   | The analog voltage is input to RC pin.                                                | Please refer to the following graph.  Please set the input voltage to a RC pin (V <sub>RC</sub> ) in the range of 1.0V to 4.0V. |



Please use the IC by inputting the voltage to the VSEN pin in the range of 0.5V to 3.0V or 4.5V to VREG.

### 13. Detection functions

There are several built in detection functions, which are summarized in Table 5

Table 5 Detection Modes

| Detection function                | Effect                                                                  | Detection point               | detection level                                                                                   | Operation in detection      | Reset condition                                                  |
|-----------------------------------|-------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------|
| Thermal shutdown (TSD)            | Prevention of overheating                                               | Internal<br>temperature of IC | $T_{TSD}$                                                                                         | It stops<br>switching       | Temperature falls by 20°C(TYP.) or more from the detection level |
| Over-current detection (OCP)      | Prevention of over current caused by short-circuit                      | ISEN1 pin<br>voltage          | V <sub>OCP</sub> When it is detected four consecutive times, the OCP operates                     | It stops<br>switching       | Recycle Power supply or toggle EN                                |
| Under-voltage lockout<br>(UVLO)   | Prevention of malfunction<br>caused by IC supply<br>voltage abnormality | VCC pin voltage               | V <sub>UVLO</sub>                                                                                 | It changes to standby mode. | Vcc rises by 2.5V(TYP.) or more from the detection level         |
| Over-voltage detection (OVP)      | Prevention of malfunction caused by IC supply voltage abnormality.      | VCC pin voltage               | V <sub>OVP</sub>                                                                                  | it stops                    | Recycle Power supply or toggle EN                                |
| ISEN1 pin open<br>detection (IOP) | Prevention of over-current caused by detecting pin open.                | ISEN1 pin<br>voltage          | When it is detected that<br>GATE pin voltage is 0V for<br>an extended period, the IOP<br>operates | ^ (()                       | Recycle Power supply or<br>toggle EN                             |



Figure 9 Detection Overview

#### 13.1 Thermal shutdown function (TSD)

This function prevents overheating of IC. When the IC internal temperature reaches 140°C (TYP.) or more, the TSD operates.

During TSD, output voltage of the GATE pin becomes 0V. And switching control of power MOSFET is stopped. When the IC temperature falls by 20°C (TYP.) or more from TSD temperature, the normal operation resumes.

#### 13.2 Over-current detection function (OCP)

Though LED current is usually controlled to keep the voltage of the ISEN pin (V<sub>PEAK</sub>) or less, the LED current becomes out-of- control and increases suddenly when the LED, the transformer, and the Diode are short-circuited. OCP prevents this sudden increase. OCP operates when the voltage of the ISEN1 pin becomes V<sub>OCP</sub>-or more for four cycles continuously (It counts from switching of the 2nd shot after power on.).



Figure 10 OCP Block Diagram

When OCP operates, output voltage of the GATE pin becomes 0V. And it moves to the switching stop mode. By recycling power supply or toggling EN ( $EN=H\rightarrow L\rightarrow H$ ), it returns to normal operation mode.

Table 6 Setup of  $V_{\text{OCP}}$  and  $V_{\text{PEAK}}$ 

| Input to the LD pin                                                                              | Vocp                                                  | $ m V_{PEAK}$               |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------|
| LD pin is connected with the pin V <sub>REG</sub> . (When linear dimming by a LD pin isn't used) | 1.6V (TYP.)                                           | 1.0V (TYP.)                 |
| The analog voltage is input to LD pin.                                                           | V <sub>LD</sub> +0.2 (TYP.)<br>@V <sub>LD</sub> =3.8V | V <sub>LD</sub> /1.5 (TYP.) |

#### 13.3 Under-voltage lockout function (UVLO)

This function prevents a malfunction in IC supply voltage abnormality caused by trouble of an input voltage generation circuit. When input voltage of the VCC pin becomes 8.5V (TYP.) or less which corresponds to UVLO operation voltage, UVLO operates.

When UVLO operates, output voltage of the GATE pin becomes 0V. And it moves to standby mode. When If input voltage of the VCC pin rises by 2.5V (TYP.) or more from UVLO operation voltage, normal operation resumes.

#### 13.4 Over-voltage detection function (OVP)

This function prevents a malfunction in IC supply voltage abnormality caused by trouble of an input voltage generation circuit. This function becomes effective from switching of the 2nd shot after power supplies. When input voltage of the VCC pin becomes 35V (TYP.) or more which corresponds to OVP operation voltage, OVP operates.

When OVP operates, output voltage of the GATE pin becomes 0V. And it moves to switching stop mode. By recycling power supply or toggling EN (EN= $H\rightarrow L\rightarrow H$ ), normal operation resumes.

### 13.5 ISEN1 input open detection function (IOP)

When the ISEN1 pin, which controls on time, is open, the peak current of LED becomes out-of-control. This function prevents an over-current flowing to an LED.

The path, in which the detection current of  $2\mu A$  (TYP.) flows, disappears when the ISEN1 pin is open. And the voltage of ISEN1 pin rises. When the voltage of the ISEN1 pin rises to  $V_{PEAK}$  under the condition the t GATE pin voltage is 0V, the IOP operates and it moves to the switching stop mode. By recycling power supply or toggling EN (EN=H $\rightarrow$ L $\rightarrow$ H), normal operation resumes.



Figure 11/ISEN1 open Detection Block Diagram

### 14. IC power supply

In normal operation, the current is supplied from the transformer auxiliary winding. And in starting, the current is supplied from the AC line, and it charges  $C_{STA}$  through startup resistance ( $R_{STA}$ ). When the voltage of VCC pin rises above 11V (TYP.) or more, the UVLO is released, and IC starts operation. When the voltage generates in the auxiliary winding of a transformer by switching of power MOSFET,  $V_{CC}$  supply from auxiliary winding starts.



Figure 12 The diagram of power supply



Figure 13 The timing chart of power supply

### 15. Transition state

#### 15.1 Detection function



Figure 14 Detection States Transition

When two or more fault conditions occur, the IC will not switch unless the each reset condition is completed.



#### 15.2 GATE control

#### 1. OFF time fixed mode



Figure 17 States Transition in Critical Mode



# 16. Application diagram



# 17. Package dimension

Unit: mm



#### **Notes on Contents**

### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

# IC Usage Considerations Notes on handling of ICs

- [1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  - Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.
  - Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- [4] Do not insert devices in the wrong orientation or incorrectly.

Make sure that the positive and negative terminals of power supplies are connected properly.

Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

2014-10-01

[5] Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator.

If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.

## Points to remember on handling of ICs

#### (1) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (T<sub>j</sub>) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (2) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.



2014-10-01

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control compustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpilling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
  Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
  OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

2014-10-01

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Toshiba(东芝)