TOSHIBA BiCD Integrated Circuit Silicon Monolithic

# **TB62771FTG**

Step-up DC/DC controller built in 4-channel sink driver for white LED

# 1. General description

TB62771FTG is a large-current LED driver IC incorporating DC/DC controller for high-power LED systems.

This IC can drive high-intensity and large-current LED connected to 4 constant current sinks.

This IC is for driving backlight of white LEDs for large LCD.

Weight: 0.03 g (TYP.)

#### 2. Features

- Input voltage range: 4.75 V to 40 V
- Built in current mode DC/DC controller
- Switching frequency:

Set by the resistance connected to RT terminal (200 kHz to 2.0 MHz), Synchronization with external clock

- · 4ch constant current driver:
  - Sink current 20 mA to 150 mA
  - Current accuracy +/- 2% (ILED = 100 mA, between channels)

Control voltage for minimum OUT terminal 0.5 V (ILED = 150 mA)

Dimming control: Input PWM range 100 Hz to 30 kHz

Minimum pulse width of input PWM 330 ns

- Detection circuit:
  - VIN under voltage lockout (UVLO(VIN))
  - VCC under voltage lockout (UVLO(VCC))
  - LED open detection
  - LED short detection (Set by the resistance connected to RSDT terminal)
  - Built in thermal shutdown circuit

Overvoltage detection (set by external resistance)

- Soft start function
- Output delay function
- Shutdown consumption current 40 μA (max)
- IC package:P-WQFN20-0404-0.50-002

# 3. Block Diagram



# 4. Pin Assignment (Top view)



# 5. Marking (Top view)



X<sub>1</sub>,X<sub>2</sub> : Yearly code (last 2 digits of the year of manufacture)

 $X_3$ ,  $X_4$ : Weekly code  $X_6$  to  $X_{11}$ : Lot trace code

# 6. Pin function

| No | Name  | I/O (Note) | Function                                                                                                                                                                                                                                                                                                             |
|----|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | VIN   | Р          | Power supply input.                                                                                                                                                                                                                                                                                                  |
| 2  | EN    | I          | Input chip enable signal, EN=High: operation mode or standby mode, EN=Low: shutdown mode.                                                                                                                                                                                                                            |
| 3  | COMP  | 0          | Terminal for controlling compensation point of AMP that controls output voltage. Connect RC between COMP and AGND.                                                                                                                                                                                                   |
| 4  | RT    | I          | Internal oscillator setting terminal.  Connect RT resistor to AGND.                                                                                                                                                                                                                                                  |
| 5  | FLT   | 0          | Error signal output by fault protection control (Nch open drain) , This terminal is set Low in detecting LED Open, LED Short, and thermal shutdown. Connect a pull-up resistor of $10k\Omega$ from FLT to VCC.                                                                                                       |
| 6  | OVP   | I          | Overvoltage threshold adjust input.  Connect a divided resistance from the switching convertor output to OVP and AGND. The OVP comparator reference is set 1.23V internally.                                                                                                                                         |
| 7  | SETI  | 0          | LED current adjust input. Connect a resistor (RSETI) to AGND.                                                                                                                                                                                                                                                        |
| 8  | RSDT  | I          | LED short detection adjusting input. Connect a divided resistance from VCC to AGND. Connect RSDT directly to VCC to disable LED short detection.                                                                                                                                                                     |
| 9  | AGND  | Р          | Ground for logic signal. Connect to PGND1, PGND2.                                                                                                                                                                                                                                                                    |
| 10 | DIM   | ı          | Digital PWM dimming input. DIM = High: Operation mode DIM = Low: Standby mode. Connect DIM to VCC if dimming control is not used (continuous constant current operation). *The minimum pulse width which can be inputted is 330 ns. When a pulse of the width less than 330ns is input, it may not operate normally. |
| 11 | OUT1  | 0          | Constant current sink terminals to drive LED for channel 1. This terminal is open drain output that sinks up to 150mA.                                                                                                                                                                                               |
| 12 | OUT2  | 0          | Constant current sink terminals to drive LED for channel 2. This terminal is open drain output that sinks up to 150mA.                                                                                                                                                                                               |
| 13 | PGND2 | Р          | Power Ground. Connect PGND2 to AGND and PGND1.                                                                                                                                                                                                                                                                       |
| 14 | OUT3  | 0          | Constant current sink terminals to drive LED for channel 3. This terminal is open drain output that sinks up to 150mA.                                                                                                                                                                                               |
| 15 | OUT4  | 0          | Constant current sink terminals to drive LED for channel 4. This terminal is open drain output that sinks up to 150mA.                                                                                                                                                                                               |
| 16 | CS    | 1          | Current sense input It monitors the current of external power MOSFET source.                                                                                                                                                                                                                                         |
| 17 | PGND1 | Р          | Power Ground. Connect PGND1 to AGND and PGND2.                                                                                                                                                                                                                                                                       |
| 18 | NDRV  | 0          | Switching n-MOSFET gate driver output.                                                                                                                                                                                                                                                                               |
| 19 | DRV   | I          | Power Supply input for the control circuits of switching MOSFET gate. Connect Resistance between DRV and 5V regulator output VCC. And connect DRV and PGND with minimum of 0.1µF Bypass capacitor.                                                                                                                   |
| 20 | VCC   | 0          | 5V Regulator Output. Connect minimum of 1.0μF capacitor between VCC and AGND as close to the device as possible.                                                                                                                                                                                                     |

Note. : I: Input terminal
O: Output terminal
P: Power supply terminal

# 7. Equivalent circuits of terminals

| Pin No. | Pin name | Equivalent circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VIN      | VIN □ → → → →                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9       | AGND     | vcc □ → *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 13      | PGND2    | AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 17      | PGND1    | PGND1 PGND1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20      | VCC      | PGND2 — **                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2       | EN       | EN AGND AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3       | COMP     | COMP AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4       | RT       | RT AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5       | FLT      | FLT OF THE STATE O |
| 6       | OVP      | OVP W AGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| No.                  | Pin name                     | Equivalent circuit                       |
|----------------------|------------------------------|------------------------------------------|
| 7                    | SETI                         | SETI AGND                                |
| 8                    | RSDT                         | RSDT AGND                                |
| 10                   | DIM                          | DIM ———————————————————————————————————— |
| 11<br>12<br>14<br>15 | OUT1<br>OUT2<br>OUT3<br>OUT4 | OUTn PGND2                               |
| 16                   | CS                           | CS CS AGND                               |
| 18                   | NDRV                         | DRV PGND1                                |
| 19                   | DRV                          | NDRV PGND1                               |

8. Absolute Maximum Ratings (Ta = 25°C Unless otherwise specified)

| Characteristics              | Symbol                | condition                      | Rating                        | Unit |
|------------------------------|-----------------------|--------------------------------|-------------------------------|------|
| Power supply voltage         | V <sub>IN</sub>       | -                              | −0.3 to +45                   | V    |
| Input voltage1               | V <sub>IN1</sub>      | EN                             | -0.3 to V <sub>IN</sub> +0.3  | V    |
| Input voltage2               | V <sub>IN2</sub>      | DRV, FLT , DIM, RSDT, OVP      | −0.3 to +6                    | V    |
| Input voltage3               | V <sub>IN3</sub>      | CS, RT, COMP, SETI             | -0.3 to V <sub>CC</sub> +0.3  | V    |
| Input voltage4               | V <sub>IN4</sub>      | NDRV                           | -0.3 to V <sub>DRV</sub> +0.3 | V    |
| Output voltage               | V <sub>out</sub>      | OUT1, OUT2, OUT3, OUT4         | −0.3 to +45                   | V    |
| Power dissipation            | PD                    | Exposed Pad mounting (Note1,2) | 3.2                           | W    |
| Saturated heat resistance    | R <sub>th (j-a)</sub> | Exposed Pad mounting (Note1,2) | 39                            | °C/W |
| Operation temperature range  | Topr                  | -                              | -40 to +85                    | °C   |
| Storage temperature range    | Tstg                  | -                              | −65 to +150                   | °C   |
| Maximum junction temperature | Tj                    | -                              | 150                           | °C   |

Note1: PCB condition is 74mm×74mm×1.6 mm, 4layer, FR-4

Note2: When ambient temperature is 25°C or more, reciprocal of saturated heat resistance (1/Rth(j-a)) should be reduced every 1°C rise.

# 9. Electrical Characteristics

(Unless otherwise specified,  $V_{IN} = V_{EN} = 12V$ ,  $R_{SETI} = 15k\Omega$ ,  $C_{VCC} = 1\mu F$ ,  $V_{CC} = V_{DRV}$ , NDRV = COMP = OUT = Open,  $V_{RSDT} = V_{DIM} = V_{CC}$ ,  $V_{OVP} = V_{CS} = V_{PGND1} = V_{PGND2} = V_{AGND} = 0V$ , Ta = -40 to 85°C, Typical values are at Ta = 25°C condition)

VIN input

| Characteristics                       | Symbol                  | Condition                            | Min   | Тур. | Max   | Unit |
|---------------------------------------|-------------------------|--------------------------------------|-------|------|-------|------|
| Power supply voltage                  | V <sub>IN</sub>         | -                                    | 4.75  | -    | 40    | V    |
| Operating consumption current         | I <sub>IN(ON)</sub>     | RT = $7.35 \times 10^9 / \text{fsw}$ | -     | 4.5  | 5.5   | mA   |
| Shutdown consumption current          | I <sub>IN(OFF)</sub>    | V <sub>EN</sub> = 0V                 | -     | 15   | 40    | μΑ   |
| VIN under lock out voltage            | UVLO_VIN                | V <sub>IN</sub> rising               | 3.975 | 4.3  | 4.625 | V    |
| VIN under lock out voltage hysteresis | UVLO_VIN <sub>HYS</sub> | -                                    | -     | 170  | -     | mV   |

# **Electrical Characteristics**

(Unless otherwise specified,  $V_{IN} = V_{EN} = 12V$ ,  $R_{SETI} = 15k\Omega$ ,  $C_{VCC} = 1\mu F$ ,  $V_{CC} = V_{DRV}$ , NDRV = COMP = OUT = Open,  $V_{RSDT} = V_{DIM} = V_{CC}$ ,  $V_{OVP} = V_{CS} = V_{PGND1} = V_{PGND2} = V_{AGND} = 0V$ , Ta = -40 to 85°C, Typical values are at Ta = 25°C condition)

### **VCC REGULATOR**

| TOO KEOOL/ KIOK                       |                         |                                                                             |      |      |      |      |
|---------------------------------------|-------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| Characteristics                       | Symbol                  | Condition                                                                   | Min  | Тур. | Max  | Unit |
| VCC output voltage                    | Vcc                     | 6.5V < VIN < 10V, 1mA < ILOAD < 50mA<br>10V < VIN < 40V, 1mA < ILOAD < 10mA | 4.75 | 5.0  | 5.25 | ٧    |
| VCC drop voltage                      | VCC <sub>DROP</sub>     | VIN - VCC, VIN = 4.75V, ILOAD = 50mA                                        | -    | 200  | 500  | mV   |
| VCC current limit                     | ICC <sub>LIMIT</sub>    | VCC connects to AGND                                                        | -    | 100  | -    | mA   |
| VCC under lock out voltage            | UVLO_VCC                | VCC rising                                                                  | -    | 4    | -    | V    |
| VCC under lock out voltage hysteresis | UVLO_VCC <sub>HYS</sub> | -                                                                           | ı    | 100  | ı    | mV   |

# RT OSCILLATOR

| Characteristics                       | Symbol          | Condition                           | Min                | Тур. | Max  | Unit |
|---------------------------------------|-----------------|-------------------------------------|--------------------|------|------|------|
| Switching frequency                   | f <sub>SW</sub> | -                                   | 200                | -    | 2000 | kHz  |
| Maximum duty cycle                    | Dmax            | f <sub>SW</sub> = 200kHz to 600kHz  | 90                 | 94   | 98   | %    |
|                                       | Dillax          | f <sub>SW</sub> = 600kHz to 2000kHz | 86                 | 90   | 94   | /0   |
| Frequency accuracy (Note3)            | -               | f <sub>SW</sub> = 200kHz to 2000kHz | -7                 | -    | 7    | %    |
| Synchronized signal threshold voltage | -               | -                                   | 4                  | -    | -    | ٧    |
| Minimum synchronized frequency        | -               | -                                   | 1.1f <sub>SW</sub> | -    | -    | Hz   |

Note3: Relative accuracy to typical characteristic.

# **PWM COMPARATOR**

| Characteristics                                         | Symbol | Condition | Min | Тур. | Max | Unit |
|---------------------------------------------------------|--------|-----------|-----|------|-----|------|
| PWM comparator<br>Leading-edge blanking time<br>(Note4) | -      | -         | ı   | 60   | ı   | ns   |
| PWM-NDRV propagation delay (Note4)                      | -      | -         | 1   | 90   | -   | ns   |

# **SLOPE COMPENSATION**

| Characteristics                 | Symbol | Condition               | Min | Тур. | Max | Unit   |
|---------------------------------|--------|-------------------------|-----|------|-----|--------|
| Peak slope compensation current | -      | Peak slope for CS input | 45  | 50   | 55  | μA·fsw |

Note4: This specification is design guarantee, not production tested.

# **Electrical Characteristics**

(Unless otherwise specified,  $V_{IN}$  =  $V_{EN}$  = 12V,  $R_{SETI}$  = 15k $\Omega$ ,  $C_{VCC}$  = 1 $\mu$ F,  $V_{CC}$  =  $V_{DRV}$ , NDRV = COMP = OUT = Open,  $V_{RSDT}$  =  $V_{DIM}$  =  $V_{CC}$ ,  $V_{OVP}$  =  $V_{CS}$  = $V_{PGND1}$  =  $V_{PGND2}$  =  $V_{AGND}$  = 0V, Ta = -40 to 85°C, Typical values are at Ta = 25°C condition)

# **CURRENT LIMIT COMPARATOR**

| Characteristics                                       | Symbol | Condition                                                         | Min | Тур. | Max | Unit |
|-------------------------------------------------------|--------|-------------------------------------------------------------------|-----|------|-----|------|
| Current limit threshold                               | -      | -                                                                 | 384 | -    | 438 | mV   |
| CS limit comparator to NDRV propagation delay (Note4) | -      | 10mV over drive<br>Leading-edge blanking time is not<br>included. | -   | 10   | -   | ns   |

#### **ERROR AMPLIFIER**

| Characteristics        | Symbol | Condition                                                        | Min | Тур. | Max  | Unit |
|------------------------|--------|------------------------------------------------------------------|-----|------|------|------|
| OUT regulation voltage | -      | 20mA < ILED < 150mA                                              | -   | 0.5  | -    | V    |
| Trans conductance      | gM     | -                                                                | 650 | -    | 1450 | μS   |
| No load gain (Note4)   | -      | Gain = $\Delta V_{COMP} / \Delta V_{CS}$<br>0.05V < VCS < 0.15V. | -   | 75   | -    | dB   |
| COMP sink current      | -      | VOUT=5V, V <sub>COMP</sub> =2.5V                                 | 160 | 375  | 800  | μA   |
| COMP source current    | -      | VOUT=5V, V <sub>COMP</sub> =2.5V                                 | 160 | 375  | 800  | μΑ   |

# **MOSFET DRIVER**

| Characteristics             | Symbol              | Condition              | Min | Тур. | Max | Unit |
|-----------------------------|---------------------|------------------------|-----|------|-----|------|
| NDRV on resistance (Note4)  | Rowner              | ISINK = 100mA (nMOS)   | -   | 0.9  | -   | Ω    |
|                             | R <sub>ONNDRV</sub> | ISOURCE = 100mA (pMOS) | -   | 1.1  | -   | 77   |
| Peak sink current (Note4)   | -                   | VNDRV = 5V             | -   | 2.0  | -   | Α    |
| Peak source current (Note4) | -                   | VNDRV = 0V             | -   | 2.0  | -   | Α    |
| Rise time                   | -                   | CLOAD = 1nF            | -   | 6    | -   | ns   |
| Fall time                   | -                   | CLOAD = 1nF            | -   | 6    | -   | ns   |

# **LED CURRENT**

| Characteristics                                          | Symbol | Condition                           |   | Тур. | Max  | Unit |
|----------------------------------------------------------|--------|-------------------------------------|---|------|------|------|
| OUT current sink range                                   | -      | VOUT = VREF (0.5V)                  |   | -    | 150  | mA   |
| Channel to channel matching                              | -      | IOUT = 100mA                        |   | -    | ±2   | %    |
| Chainer to chainer matching                              | -      | IOUT = 100mA, all channels on       | - | -    | ±1.5 | %    |
| Output current accuracy                                  | -      | IOUT = 100mA, Ta =-40 to 85°C       | - | -    | ±3   | mA   |
| Output current accuracy                                  | -      | IOUT = 50 to 150mA, Ta =-40 to 85°C | - | -    | ±3   | mA   |
| Output leakage current I <sub>OFFOUTn</sub> VDIM = 0V, V |        | VDIM = 0V, VOUT = 40V               | - | -    | 1    | μΑ   |

Note4: This specification is design guarantee, not production tested.

# **Electrical Characteristics**

(Unless otherwise specified,  $V_{IN} = V_{EN} = 12V$ ,  $R_{SETI} = 15k\Omega$ ,  $C_{VCC} = 1\mu F$ ,  $V_{CC} = V_{DRV}$ , NDRV = COMP = OUT = Open,  $V_{RSDT} = V_{DIM} = V_{CC}$ ,  $V_{OVP} = V_{CS} = V_{PGND1} = V_{PGND2} = V_{AGND} = 0V$ , Ta = -40 to 85°C, Typical values are at Ta = 25°C condition)

### LOGIC INPUTS/OUTPUTS

| Parameter                        | neter Symbol Test Condition |                                     | Min   | Тур.  | Max   | Unit |
|----------------------------------|-----------------------------|-------------------------------------|-------|-------|-------|------|
| EN reference voltage             | V <sub>EN</sub>             | VEN rising                          | 1.150 | 1.275 | 1.400 | V    |
| EN hysteresis voltage            | V <sub>HYSEN</sub>          | -                                   | -     | 50    | -     | mV   |
| EN input current                 | I <sub>INEN</sub>           | VEN = 40V                           | -     | -     | ±250  | nA   |
| DIM input high voltage           | VIHDIM                      | -                                   | 2.1   | -     | 5.5   | V    |
| DIM input low voltage            | VILDIM                      | -                                   | -     | -     | 8.0   | V    |
| DIM hysteresis voltage           | V <sub>H</sub> YSDIM        | -                                   | -     | 250   | -     | mV   |
| DIM input current                | INDIM                       | -                                   | -     | -     | ±2    | μΑ   |
| DIM↑ to LED turn-on delay        | -                           | DIM rising edge to IOUT↑(10% rise)  | -     | 100   | -     | ns   |
| DIM ↓to LED turn-off delay       | -                           | DIM falling edge to IOUT↓(10% fall) | -     | 100   | -     | ns   |
| IOUT rise and fall times         | -                           | -                                   | -     | 200   | -     | ns   |
| /FLT output low voltage          | Volflt                      | VIN = 4.75V, ISINK = 5mA            | -     | -     | 0.4   | V    |
| /FLT output leakage current      | IOFFFLT                     | VFLT = 5.5V                         | -     | -     | 1.0   | μΑ   |
| LED short detection threshold    | V <sub>RSDT</sub>           | VRSDT=1V                            | 3.0   | 3.5   | 4.0   | V    |
| Short detection comparator delay | -                           | -                                   | -     | 6.5   | -     | μs   |
| RSDT leakage current             | IRSDT                       | -                                   | -     | -     | ±600  | nA   |
| OVP detecting threshold          | V <sub>OVP</sub>            | Output rising                       | 1.19  | 1.228 | 1.266 | V    |
| OVP hysteresis voltage           | VovPHYS                     | -                                   | -     | 70    | -     | mV   |
| OVP leakage current              | lovp                        | VOVP = 1.25V                        | -     | -     | ±600  | nA   |

# 10. Operation mode

#### 10.1 Mode change

Modes are selectable by 2 input signals.

EN input

·High : Stand-by Mode1, Stand-by Mode2, Operation Mode

(Depend on DIM input condition. See the next page.)

·Low : Shutdown Mode

DIM input

·High : Operation Mode

·Low : Stand-by Mode1, Stand-by Mode2

(See the next page.)

State of the IC is transferred to the operation mode by inputting high to EN terminal. DC/DC controller and constant current regulators are controlled by inputting signal from DIM terminal.

This IC has variable abnormal detecting circuits and controls the operation depending on the abnormal state.



### 10.1.1 Shutdown mode (EN="L")

Power is supplied. IC operation halts.

#### 10.1.2 Shutdown mode $\rightarrow$ Stand-by mode1 ( EN="L" $\rightarrow$ "H" )

Unused OUT terminals are detected when the operation moves from shutdown mode to standby mode. When unused channel is detected, it is eliminated from object of control and its constant current operation is turned off.

When unused channels are two or more, phase shift function is stopped. (Phase shift function is described later)

Then, voltage boosting starts and the operation moves to the soft start. As for voltage boosting, object of feedback control is OVP terminal whose voltage is 95% of the detection voltage.

Soft-start period is maximum 100ms. It doesn't depend on internal OSC frequency for DC-DC switching.

After soft start is finished, it shifts to Stand-by mode1 completely.

The conditions in which a soft start completes are the following three cases.

- 1) VLED (DC/DC convertor output) reaches OVP×95% level.
- 2) Constant current regulators are generated by inputting high to DIM. And the voltage of minimum OUT terminal reaches 0.5V.
- 3) 100ms (Typ.) passes.



#### 10.1.3 Stand-by mode1 (EN="H", DIM="L")

The operation of the IC is shifted to Stand-by mode1 by inputting high to EN after power is supplied to VIN. After soft start, VLED (DC/DC convertor output) is controlled to set the voltage of the OVP terminal to "OVP detection voltage×95%"

#### 10.1.4 Stand-by mode2 (EN="H", DIM="L")

When pulse width of PWM input to DIM terminal is small (5 clocks or less), the operation of the IC is shifted to Stand-by mode2 while voltage of DIM is low.

Although constant current block is turned off by inputting low to DIM, DC/DC convertor is operated, and VLED is controlled to set the voltage of the OVP terminal to "OVP detection voltage×95%".

### 10.1.5 Stand-by mode3 ( EN="H", DIM="L")

When pulse width of PWM input to DIM is 5 clocks or more, the operation of the IC is shifted to Stand-by mode3 while voltage of DIM is low.

DC/DC convertor is turned off.

#### 10.1.6 Operation mode (EN="H", DIM="H")

Both the DC/DC convertor and the constant current block are in operation mode.

The DC/DC convertor controls the boosted voltage to set the minimum OUT voltage to 0.5V (TYP.).

# 10.1.7 Mode transition

1) Example1 (Startup ~ PWM operation)



2) Example2 (DIM signal is inputted before soft-start)



3) Example3 (DIM signal is inputted after soft-start)



# 11. Explanation of Operation

#### 11.1 Unused channel detection

When high signal is input to EN, unused channel detection is operated before soft start.

This function detects that the OUT terminals (OUT1 to 4) are connected to PGND at the same voltage.

Connect the OUT terminals of unused channel to PGND.

The constant current blocks of unused channel are turned off and removed from the object of LED open detection and LED short detection.

#### 11.2 Dimming control

When high signal is input to DIM, constant current block operates and LED current is generated.

Constant current block operates ON/OFF synchronizing with DIM input.

Feedback control of DC/DC convertor in dimming has 2 modes and they depend on DIM pulse width.

Phase shift function (Delay between constant current channels) is incorporated to prevent simultaneous ON of constant current from rush current.

#### 11.2.1 Minimum OUT control mode

When pulse width of DIM is 5clks or more of oscillation frequency, the object of feedback control of DC/DC convertor is the OUT terminal to which the lowest voltage is applied among OUT1, OUT2, OUT3, and OUT4. Voltage booster controls this minimum OUT voltage to be 0.5V (TYP.).

In OVP control mode, the operation shifts to minimum OUT terminal control mode when ON time of DIM corresponds to 6clks of the oscillation frequency or more.

#### 11.2.2 OVP control mode

When ON time of DIM is less than 5clks of oscillation frequency, the object of feedback control for voltage booster is OVP detection voltage×95%. When the operation starts from OVP control mode, OVP control mode continues until ON time of DIM corresponds to 6clks of the oscillation frequency or more.

The minimum pulse width which can be inputted to DIM is 330ns. When a pulse of the width less than 330ns is input, it may not operate normally. Refer to Page1 (2.Features) and Page4 (6.Pin function).

#### 11.2.3 Phase shift function (Delay between constant current channels)

OUT1 to OUT4 have the delay time of 100ns (typ.) at the ON timing of constant current circuit between each operation channel. So, sudden current increase caused by turning on OUT1 to 4 at the same time is avoided.

However, this delay time is omitted under the conditions below and constant current circuits between all operating channels are turned on at the same time. Delay circuit is tuned on just after the initial startup.

When ON time of DIM signal is less than 5clks at the initial operation, delay circuit is turned off at the next signal.

#### Conditions

- 1) ON time of DIM signal is less than 5clks. (When delay time is added again, the time is 6clks or more.)
- 2) Two or more of the OUT terminal controls are turned off among unused channel, open channel and short channel.



#### 11.3 Oscillator

# 11.3.1 Frequency setting by external resistance (RT)

Oscillation frequency of boost switching is set by RT resistance connected between RT terminal and AGND. Oscillation frequency is provided by the formula below.

$$RT = 7.350 \times 10^9 / fsw$$

### 11.3.1 Oscillation by external signal input

Oscillation frequency synchronized with the external signal is set by inputting external signal to RT terminal. External signal should be input by AC coupling, and the capacitance for AC coupling is provided by the formula below.

CSYNC 
$$\leq \frac{9.862}{RT} - 0.144 \times 10^{-3} \ (\mu F)$$

And input signal should fill next formula.

$$\frac{\text{tPW}}{\text{tCLK}} \times \text{VS} < 0.5$$

$$\left[0.8 - \frac{\text{tPW}}{\text{tCLK}} \times \text{VS}\right] + \text{VS} > 3.4$$

$$\text{tPW} < \frac{\text{tCLK}}{\text{tCl}} \times (\text{tCl} - 1.05 \times \text{tCLK})$$



# 11.4 Constant current setting

Constant current (ILED) can be set by RISET resistance connected between ISET terminal and GND. ILED is provided by the formula below.

ILED (mA) = 
$$1.23(V) \div RSETI(k\Omega) \times 1500$$

### 12. Error detection function

### 12.1 LED open detection and OVP detection

In the case that VLED rises and overvoltage is detected while object of feedback control is the minimum of OUT terminal, voltage boosting stops and the open state of OUT terminal is detected.

Voltage of OUT terminal that is open does not rise though VLED rises. Open state is detected by monitoring the voltage of this OUT terminal. Detecting voltage is 0.2V (typ.) or less.

When open state is detected, operation of only object OUT terminal is turned off. They are eliminated from feedback control target and low level is output to  $\overline{\text{FLT}}$ . Low level of  $\overline{\text{FLT}}$  is resumed to high by applying voltage to the EN or to the power supply.

When voltage of OVP terminal falls 70 mV (typ.) lower than the detecting voltage after overvoltage is detected, SW operation is resumed.

In the case that operation is resumed without abnormity of open, FLT signal does not output.



#### 12.2 LED short detection

When high voltage is input to DIM, short detection starts in the IC after 6µs passes. In controlling mode of OVP×95%, short detection does not operate though high voltage is input to DIM.

Voltage of OUT terminal that detects short is defined in the formula below.

Short detection level = 3.5 × VRSDT

VRSDT corresponds to voltage of RSDT terminal. Apply the voltage set by divided resistance between VCC and AGND of external IC.

Short detection operates while DIM outputs high. When short state is detected for 2  $\mu$ s or longer, operation of target OUT terminal is turned off and they are eliminated from feedback control target. Then low level is output to  $\overline{\text{FLT}}$ .

However, short state is released during operation, operation of target OUT terminal is resumed and they become object of feedback control. Then outputting low to  $\overline{\text{FLT}}$  is released. To confirm the release of short state, detected OUT terminal operates with constant current drive for 6 to 8 $\mu$ s after DIM input.

# Sequence of detection of short-circuit (Operation of channel delay function is omitted)



#### 12.3 TSD (Thermal shut down circuit)

It monitors the temperature of internal IC. When TSD operates, operations of all circuits are turned off. When TSD detecting temperature falls to recovery temperature or lower, regulator of 5 V operates, unused OUT terminal is detected, and soft-start function starts up.

# 12.4 OCP (Over current protection)

Current flowing through external MOS is monitored by monitoring the voltage of CS terminal connected to the source terminal of the external MOS. CS terminal is connected to the external MOS through the resistance for the slope compensation.

Detecting mask of 10 ns (typ.) is incorporated to avoid error detection by noise. This noise is generated when "H" is output from NDRV at the high edge of DIM.

When the voltage of CS terminal exceeds the limit during normal operation, low level is output to NDRV terminal immediately and the external MOS is turned off. However, error signal is not output in special. The normal operation is resumed from the next cycle.

In the case that the voltage that is over specification is detected in CS terminal for 5clks or more though external MOS is turned off, all operations except regulator are turned off. And the abnormal operation is stopped by outputting low level to  $\overline{FLT}$ . To release this error protection, apply voltage to EN or to power supply.

### 1) Limit of voltage DC/DC operation by CS limit function



#### 2) Stop abnormal operation by CS limit over



#### 12.5 UVLO1 (VIN under voltage lockout)

Voltage of VIN is monitored. It is monitored just after "H" is input to EN. When VIN falls to specified voltage or lower, all operations except that of the regulator are turned off.

Regulator operates by operable voltage. When VIN recovers to the recovery voltage or higher, the operation is resumed. At this time, unused OUT terminal is detected at first.

### 12.6 UVLO2 (VCC under voltage lockout)

The voltage of regulator is monitored. It starts just after "H" is input to EN. When voltage of regulator output falls to specified voltage or lower, all outputs except regulator are turned off. Regulator operates by operable voltage.

When output voltage of regulator rises to recovery voltage or higher, the operation is resumed. At this time, unused OUT terminal is detected at first.

# 12.7 Detecting functions

### 12.7.1 Table of detections

| Detection      | Function                                                                                                                                                                                                                                                                                                                                                   | Conditions for                               | FLT                                                                                                           |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------|
|                |                                                                                                                                                                                                                                                                                                                                                            | starting detection                           |                                                                                                               |
| TSD            | All functions are turned off when the temperature of the IC exceeds detection temperature. When the temperature falls release voltage from the detecting temperature, the operation is resumed. The starting sequence of this case is the same as the sequence just after EN input.                                                                        | After EN signal is input "H".                |                                                                                                               |
| UVLO1<br>(VIN) | All functions (except regulator.) are turned off when VIN falls below detecting voltage.  When the voltage rises to the detecting voltage or more, the operation is resumed. The starting sequence of this case is the same as the sequence just after EN input.                                                                                           | After EN signal is input "H".                |                                                                                                               |
| UVLO2<br>(VCC) | All functions (except regulator.) are turned off when VCC falls below detecting voltage.  Shutdown signal (=EN: "L") is output internally.  When the voltage rises to the detecting value or more, the operation is resumed. The starting sequence of this case is the same as the sequence of EN input.                                                   | After EN signal is input "H".                |                                                                                                               |
| OVP            | SW operation stops when the voltage of OVP rises to the detecting voltage or more. SW operation restarts when the voltage falls below the detecting voltage.                                                                                                                                                                                               | After EN signal is input "H".                |                                                                                                               |
| OCP            | In the case that the voltage of CS terminal rises to the detecting voltage or more, output of NDRV terminal is fixed low until the next cycle starts.  In the case that the operation continues 5 cycles or more (including the state of fixing low for NDRV terminal), all functions (except regulator) are turned off by outputting low for FLT.         | After DIM signal is input "H".               | Less than 5 cycles: 5 cycles or more: L(Latch)                                                                |
| LED open       | Operations of OUT terminals, which are detecting voltage or less just after OVP detection, are turned off. They are eliminated from object of controlling the minimum OUT terminal voltage.  When all operations of OUT terminal are turned off because of abnormal state, all functions (except regulator) are turned off.                                | Just after OVP detection                     | FLT =L<br>(Latch)                                                                                             |
| LED short      | Detection starts 6µs (typ.) after DIM is input high and operations of OUT terminals, which are detecting voltage or more, are turned off. They are eliminated from object of controlling the minimum OUT terminal voltage.  When all operations of OUT terminal are turned off because of abnormal state, all functions (except regulator) are turned off. | From Six to eight µs after DIM is input "H". | FLT =L When short detection is released and other abnormal conditions are not detected, operation is resumed. |



# 12.7.2 State of each block in detection

| Detection    |                        | Conditions                                     | Detection operation |                   |                                                  | Mathada farantan                                                                 |  |
|--------------|------------------------|------------------------------------------------|---------------------|-------------------|--------------------------------------------------|----------------------------------------------------------------------------------|--|
|              |                        | Conditions                                     | VCC                 | DC/DC control     | Constant current                                 | Method of re-startup                                                             |  |
| TSD          |                        | T > 165°C(TYP.)                                | Stop                | Stop              | Stop                                             | TSD recovery voltage o less.                                                     |  |
| UVLO1(VIN)   |                        | VIN < 4.13V(TYP.)<br>@VIN falling              | Continue            | Stop              | Stop                                             | VIN≥4.3V(TYP.)<br>@VIN rising                                                    |  |
| UVLO2(VCC)   |                        | VCC < 3.9V(TYP.)<br>@VCC falling               | Continue            | Stop              | Stop                                             | VCC≥4.0V(TYP.)<br>@VCC rising                                                    |  |
| OVP          |                        | VOVP ><br>1.228V(TYP.)<br>@ VOVP rising        | Continue            | Stop              | Continue                                         | When the voltage is<br>OVP recovery voltage<br>or less, operation is<br>resumed. |  |
| OCP          |                        | CS> 0.433V(TYP.)                               | Continue            | NDRV<br>: L fixed | Continue                                         | Recovering from the next cycle.                                                  |  |
|              |                        | CS> 0.433V (TYP.):<br>for 5 cycles or<br>more. | Continue            | Stop              | Stop                                             | Recovering by re-applying voltage of EN or power supply.                         |  |
| LED          | Some channel (not all) | VOUT* <                                        | Continue            | Active            | Only error terminal:<br>Stop<br>(Not controlled) | Recovering by re-applying voltage of EN or power supply.                         |  |
| Open         | All<br>channel         | 0.2V(TYP.)                                     | Continue            | Stop              | Stop                                             | Recovering by re-applying voltage of EN or power supply.                         |  |
| LED<br>Short | Some channel (not all) | VOUT*><br>3.5(TYP.)×VRSDT                      | Continue            | Active            | Only error terminal:<br>Stop<br>(Not controlled) | When short error is released, it is resumed by inputting voltage of              |  |
|              | All channel            |                                                | Continue            | Stop              | Stop                                             | DIM at the next cycle                                                            |  |

# 13. Application Circuit



# 14. Characteristics (Reference data)

# 14.1 Characteristics Waveform (Reference data)







# 14.2 Characteristics Graph

· LED current (IOUT)



Switching frequency (fsw)



# **Package Dimensions**

P-WQFN20-0404-0.50-002

unit: mm



#### **Notes on Contents**

### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

# 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

# IC Usage Considerations Notes on handling of ICs

- [1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  - Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.
  - Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- [4] Do not insert devices in the wrong orientation or incorrectly.
  - Make sure that the positive and negative terminals of power supplies are connected properly.
  - Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
  - In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

[5] Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator.

If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.

# Points to remember on handling of ICs

#### (1) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (T<sub>j</sub>) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (2) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

# **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Toshiba(东芝)