TOSHIBA Bi-CD Integrated Circuit Silicon Monolithic

# TB67Z800FTG

### 3-channel Half Bridge Driver

The TB67Z800FTG incorporates 3-channel half bridge driver. It can control all channels independently.

### Features

- Output current: Absolute maximum rating: 3A
- Power supply: VM = 4.0 V to 22 V (Absolute maximum rating: 25 V)
- Over current protection (ISD)
- Thermal shutdown (TSD)
- Under voltage lockout (UVLO)
- Dead time for preventing shoot-through current



### Weight: 0.05 g (typ.)

### **Pin Assignment**

Top view



Note 1: Design the pattern in consideration of the heat design because the back side (E-PAD (3.4mm × 3.4mm)) and the four corners of the PAD have the role of heat radiation. (The back side (E-PAD) and the four corners of the PAD should be connected to GND because they are connected to the back of the chip electrically.)

Note 2: Because each U, V, W, RS, and VM has two pins, short out these two pins at the external pattern respectively.

## **Pin Description**

| Pin<br>No. | Symbol  | I/O | Description                                                 |  |
|------------|---------|-----|-------------------------------------------------------------|--|
| 1          | U       | 0   | U-phase output                                              |  |
| 2          | U       | 0   | U-phase output                                              |  |
| 3          | RS      |     | Connection pin for output current detecting resistance      |  |
| 4          | RS      |     | Connection pin for output current detecting resistance      |  |
| 5          | V       | 0   | V-phase output                                              |  |
| 6          | V       | 0   | V-phase output                                              |  |
| 7          | W       | 0   | W-phase output                                              |  |
| 8          | W       | 0   | W-phase output                                              |  |
| 9          | TEST    | _   | Connect to GND pin                                          |  |
| 10         | VM      | _   | Motor power supply pin                                      |  |
| 11         | VM      | _   | Motor power supply pin                                      |  |
| 12         | ISD_OUT | 0   | ISD detecting signal output pin (open-drain)                |  |
| 13         | TSD_OUT | 0   | TSD detecting signal output pin (open-drain)                |  |
| 14         | WL      | Ι   | W-phase low side control pin                                |  |
| 15         | WH      | Ι   | W-phase high side control pin                               |  |
| 16         | VL      | Ι   | V-phase low side control pin                                |  |
| 17         | VH      | Ι   | V-phase high side control pin                               |  |
| 18         | UL      | Ι   | J-phase low side control pin                                |  |
| 19         | UH      | Ι   | U-phase high side control pin                               |  |
| 20         | G1      |     | Connect to GND pin                                          |  |
| 21         | G2      |     | Connect to GND pin                                          |  |
| 22         | G3      |     | Connect to GND pin                                          |  |
| 23         | VREG    |     | Reference voltage output                                    |  |
| 24         | G4      |     | Connect to GND pin                                          |  |
| 25         | GND     | _   | Ground connection pin                                       |  |
| 26         | G5      |     | Connect to GND pin                                          |  |
| 27         | G6      |     | Connect to GND pin                                          |  |
| 28         | G7      | _   | Connect to GND pin                                          |  |
| 29         | G8      |     | Connect to GND pin                                          |  |
| 30         | G9      | _   | Connect to GND pin                                          |  |
| 31         | G10     | _   | Connect to GND pin                                          |  |
| 32         | G11     | _   | Connect to GND pin                                          |  |
| 33         | G12     | _   | Connect to GND pin                                          |  |
| 34         | TRE     |     | Connection pin for a capacitor to set the ISD recovery time |  |
| 35         | GND     | _   | Ground connection pin                                       |  |
| 36         | G13     | _   | Connect to GND pin                                          |  |

## **Functional Description**

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes. Timing charts may be simplified for explanatory purposes.

1. Function table

| Mode    | Mode UH |   | U    |  |
|---------|---------|---|------|--|
|         | L       | L | Hi-Z |  |
| Normal  | L       | Н | L    |  |
|         | Н       | L | Н    |  |
|         | Н       | Н | Hi-Z |  |
| ISD ON  | Х       | х | Hi-Z |  |
| TSD ON  | Х       | Х | Hi-Z |  |
| UVLO ON | Х       | Х | Hi-Z |  |

| Mode    | VH | VL | V    |  |
|---------|----|----|------|--|
|         | L  | L  | Hi-Z |  |
| Normal  | L  | Н  | L    |  |
|         | Н  | L  | Н    |  |
|         | Н  | Н  | Hi-Z |  |
| ISD ON  | Х  | Х  | Hi-Z |  |
| TSD ON  | Х  | Х  | Hi-Z |  |
| UVLO ON | Х  | Х  | Hi-Z |  |

| Mode    | Node WH |   | W    |  |
|---------|---------|---|------|--|
|         | L       | L | Hi-Z |  |
| Normal  | L       | Н | L    |  |
|         | Н       | L | Н    |  |
|         | Н       | Н | Hi-Z |  |
| ISD ON  | Х       | Х | Hi-Z |  |
| TSD ON  | Х       | Х | Hi-Z |  |
| UVLO ON | Х       | Х | Hi-Z |  |

The output logic change synchronizes with the OSC clocks. When the voltage of the input logic changes from low level to high level, the voltage of the output pin changes after 3 clocks of the OSC to avoid cross conduction. OSC frequency:  $9 \text{ MHz} \pm 30\%$ 



### 2. Thermal Shutdown (TSD) Circuit

The TB67Z800FTG incorporates a thermal shutdown circuit. When the junction temperature (Tj) exceeds 165°C (typ.), the output transistors are turned off (Hi-Z). The IC has 15°C of temperature hysteresis.



Note: The TSD circuit is activated if the absolute maximum junction temperature rating (T<sub>j</sub>) of 150°C is violated. Note that the circuit is provided as an auxiliary only and does not necessarily provide the IC with a perfect protection from any kind of damages.

#### 3. Under Voltage Lockout Circuit (UVLO)

The TB67Z800FTG includes an under voltage lockout circuit, which turns the control logic off to put the output transistors in the high-impedance state when VM decreases to 3.4 V (typ.) or less.

The output transistors are automatically turned on when VM increases past the lockout threshold, which is raised to 3.7 V (typ.) by a hysteresis of 0.3 V (typ.). The TB67Z800FTG turns the control logic off to put the output transistors in the high-impedance state when VREG decreases to 3.0 V (typ.) or less.

The output transistors are automatically turned on when VM increases past the lockout threshold, which is raised to 3.2 V (typ.) by a hysteresis of 0.2 V (typ.).







#### 4. Over Current Protection (ISD) Circuit

The TB67Z800FTG incorporates the overcurrent protection circuit that monitors the current flowing through six output power transistors respectively.

If a current of between 3 A and 6 A is sensed for configured time or longer at any one of six transistors, all output transistors are turned off (Hi-Z).

Restart term is configured by the capacitor of TRE pin as follows; Restart term: T = 0.313 × 31.5 times × C × 10<sup>6</sup>

When C = 1  $\mu F,\,T\approx9.9~s$ 



Note: The ISD circuit is activated if the absolute maximum current rating is violated. Note that the circuit is provided as an auxiliary only and does not necessarily provide the IC with a perfect protection from damages due to overcurrent caused by power fault, ground fault, load-short and the like.

## **I/O Equivalent Circuits**

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

| Symbol               | I/O Signal                                                                                                                                                                                                                                                                     | I/O Internal Circuit      |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| UH<br>VL<br>WH<br>WL | Input<br>H: 2 V (min)<br>L: 0.8 V (max)<br>When VM power supply turns off, input OFF<br>(Low) signal.<br>Though VM power supply turns off, when<br>High signal is inputted, the voltage is<br>supplied to the VM supply from VREG<br>through the diode. It causes malfunction. | VREG<br>50 kΩ(typ.)       |
| UL<br>VH             | Input<br>H: 2 V (min)<br>L: 0.8 V (max)                                                                                                                                                                                                                                        | 50 kΩ(typ.)               |
| VREG                 | Reference voltage output<br>VREG = 5 V(typ.)                                                                                                                                                                                                                                   | VM VM<br>VM<br>VV<br>VREG |
| ISD_OUT<br>TSD_OUT   | Open-drain output<br>An externally attached pull-up resistor<br>enables the High output.                                                                                                                                                                                       |                           |
| TRE                  | Connection pin for a capacitor to set the ISD recovery time                                                                                                                                                                                                                    | VREG                      |

## TB67Z800FTG

| Symbol                  | I/O Signal                                                                                             | I/O Internal Circuit                                                |
|-------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| VM<br>U<br>V<br>W<br>RS | U,V,W-phase output<br>VM: Motor power supply pin<br>RS: Connection pin for an output shunt<br>resistor | VM<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V<br>V |

### Absolute Maximum Ratings (Note) (Ta = 25 °C)

| Characteristics       | Symbol                                                                                                                    | Rating       | Unit |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------|--------------|------|
| Power supply voltage  | VM                                                                                                                        | 25           | V    |
| Input voltage         | V <sub>IN1</sub> (Note 1)                                                                                                 | 5.5          | V    |
| Output voltage        | V <sub>OUT1</sub> (Note 2)                                                                                                | 25           | V    |
| Output voltage        | V <sub>OUT2</sub> (Note 3)                                                                                                | 25           | V    |
|                       | I <sub>OUT1</sub> (Note 4)                                                                                                | 3 (Note 7)   | А    |
| Output current        | VM         25           VIN1 (Note 1)         5.5           VOUT1 (Note 2)         25           VOUT2 (Note 3)         25 | mA           |      |
|                       | I <sub>OUT3</sub> (Note 6)                                                                                                | 5            | mA   |
| Power dissipation     | PD                                                                                                                        | 2.8 (Note 8) | W    |
| Operating temperature | T <sub>opr</sub>                                                                                                          | -40 to 105   | °C   |
| Storage temperature   | T <sub>stg</sub>                                                                                                          | -55 to 150   | °C   |

Note: The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.

Exceeding the rating (s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

Please use the TB67Z800FTG within the specified operating ranges.

- Note 1: V<sub>IN1</sub> is applicable to the voltage at the following pins: UH, UL, VH, VL, WH, and WL
- Note 2: V<sub>OUT1</sub> is applicable to the voltage at the following pins: U, V, and W
- Note 3: V<sub>OUT2</sub> is applicable to the voltage at the following pins: TSD\_OUT and ISD\_OUT
- Note 4: IOUT1 is applicable to the voltage at the following pins: U, V, and W
- Note 5: IOUT2 is applicable to the voltage at the following pins: TSD\_OUT and ISD\_OUT
- Note 6: IOUT3 is applicable to the voltage at the following pin: VREG
- Note 7: Output current may be limited by the ambient temperature or the device implementation. The maximum junction temperature should not exceed  $T_{jmax} = 150^{\circ}C$
- Note 8: When mounted on the board (4 layers:FR4:76.2mm x 114.3mm x 1.6mm)

#### **Operating Ranges**

| Characteristics                 | Symbol             | Symbol Min Typ. Ma |    | Max | Unit |
|---------------------------------|--------------------|--------------------|----|-----|------|
| Power supply voltage 1          | VM <sub>opr1</sub> | 5.5                | 12 | 22  | V    |
| Power supply voltage 2 (Note 9) | VM <sub>opr2</sub> | 4                  | 5  | 5.5 | V    |

Note 9: When voltage of VM is 5.5 V or less, pay attention to use the IC because the characteristics of the output ON resistance and VREG output voltage change.

High voltage that exceeds VM supply voltage should not be applied to the input signals of UH, UL, VH, VL, WH, and WL.

## Package Power Dissipation (Reference data)

Mounted on the board (4-layer board: FR4:76.2mm  $\times$  114.3mm  $\times$  1.6mm)



### Electrical Characteristics (Ta = 25 °C, VM = 12 V, unless otherwise specified)

| Characteristics                                | Symbol               | Test Conditions                                                        | Min  | Тур. | Max  | Unit |  |
|------------------------------------------------|----------------------|------------------------------------------------------------------------|------|------|------|------|--|
| Dynamic power supply current at VM             | IM <sub>(opr)</sub>  | _                                                                      | _    | 6.0  | 8.5  | mA   |  |
|                                                | IIN1(H)              | V <sub>IN</sub> = 5 V,<br>UH,UL,VH,VL,WH,WL                            | _    | 100  | 150  | μΑ   |  |
| Input current                                  | IIN1 (L)             | V <sub>IN</sub> = 0 V,<br>UH,UL,VH,VL,WH,WL                            | -1   | _    | 1    |      |  |
| In such walks as                               | V <sub>IN1</sub> (H) |                                                                        | 2.0  | _    | _    | V    |  |
| Input voltage                                  | V <sub>IN1</sub> (L) | UH,UL,VH,VL,WH,WL                                                      | GND  |      | 0.8  |      |  |
| Input voltage hysteresis                       | V1hys                | UH,UL,VH,VL,WH,WL (Reference data)                                     | _    | 0.12 | _    | V    |  |
| TRE pin setting time                           | Tre                  | TRE = 1 µF(Reference data)                                             | _    | 9.9  | _    | s    |  |
| High-level TRE voltage                         | VH                   | —                                                                      | 2.25 | 2.5  | 2.75 | V    |  |
| Low-level TRE voltage                          | VL                   | <u> </u>                                                               | 0.45 | 0.5  | 0.55 | V    |  |
| Low-level TSD_OUT/ISD_OUT output voltage       | V <sub>FG_OUT</sub>  | I <sub>OUT</sub> = 5 mA                                                | GND  | _    | 0.5  | V    |  |
| TSD_OUT/ISD_OUT leakage<br>current             | ILFG_OUT             | V <sub>OUT</sub> = 25 V                                                | _    | 0    | 2    | μA   |  |
|                                                | R <sub>ON1</sub> (H) | I <sub>OUT</sub> = 0.1A                                                | _    | 0.3  | 0.6  |      |  |
| Output ON-resistance at the U,                 | R <sub>ON1</sub> (L) | I <sub>OUT</sub> = -0.1A                                               | —    | 0.3  | 0.6  | Ω    |  |
| V, and W pins                                  | R <sub>ON2</sub> (H) | I <sub>OUT</sub> = 0.1A, VM = 4.0 V                                    | —    | 0.33 | 0.6  |      |  |
|                                                | R <sub>ON2</sub> (L) | I <sub>OUT</sub> = -0.1A, VM = 4.0 V                                   | _    | 0.33 | 0.6  |      |  |
| Output leakage current at the U, V, and W pins | I <sub>L</sub> (H)   | V <sub>OUT</sub> = 0 V                                                 | -10  | 0    | _    | μA   |  |
|                                                | Ι <sub>L</sub> (L)   | V <sub>OUT</sub> = 25 V                                                | _    | 0    | 10   |      |  |
| Output diodes forward voltage                  | V <sub>F</sub> (H)   | I <sub>OUT</sub> = 1.5 A (Reference data)                              | _    | 1.0  | 1.4  | v    |  |
| at the U, V, and W pins                        | V <sub>F</sub> (L)   | I <sub>OUT</sub> = -1.5 A (Reference data)                             | _    | 1.0  | 1.4  |      |  |
| OSC frequency                                  | OSC                  | (Reference data)                                                       | _    | 9    | _    | MHz  |  |
| Masking time of over current detection         | TISD                 | (Reference data)                                                       | _    | 4    | _    | μs   |  |
| Current for over current detection             | IISD                 | (Reference data)                                                       | _    | 4.5  | _    | А    |  |
|                                                | TSD                  | (Reference data)                                                       | —    | 165  | _    |      |  |
| Thermal shutdown                               | TSDhys               | Hysteresis from thermal shutdown to normal operation. (Reference data) | _    | 15   | _    | °C   |  |
| UVLO trip threshold voltage at the VM pin      | VMUVLO               | _                                                                      | _    | 3.4  | _    | V    |  |
| UVLO recovery voltage at the VM pin            | VMUVLOR              | _                                                                      | _    | 3.7  | _    | V    |  |
| UVLO trip threshold voltage at the VREG pin    | VREGUVLO             | _                                                                      | _    | 3.0  | _    | V    |  |
| UVLO recovery voltage at the VREG pin          | VREGUVLOR            | _                                                                      | _    | 3.2  | _    | V    |  |
| Recovery time of UVLO detection                | TUVLO                | (Reference data)                                                       | _    | 29   | _    | ms   |  |
|                                                | VREG1                | IVREG = -5 mA                                                          | 4.5  | 5    | 5.5  | V    |  |
| VREG output voltage                            | VREG2                | IVREG = -5 mA, VM = 4.0 V                                              | 3.6  | 3.9  | 4.0  | V    |  |

\*Reference data: No shipping inspection.

## **Application Circuit Example**

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Providing these application circuit examples does not grant a license for industrial property rights.





## **Package Dimensions**

P-VQFN36-0505-0.50-001

Unit: mm



Weight: 0.05g (typ.)

#### Notes on Contents

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Providing these application circuit examples does not grant a license for industrial property rights.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

### **IC Usage Considerations**

#### Notes on handling of ICs

incorrectly even just one time.

- The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- (2) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (3) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition. Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- (4) Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion. In addition, do not use any device that is applied the current with inserting in the wrong orientation or

#### Points to remember on handling of ICs

(1) Over current Protection Circuit

Over current protection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the Over current protection circuits operate against the over current, clear the over current status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current protection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

(2) Thermal Shutdown Circuit

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately. Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

(3) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature  $(T_j)$  at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

(4) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

## **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

## **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

单击下面可查看定价,库存,交付和生命周期等信息

>>Toshiba(东芝)