Vishay Siliconix



**HVMDIP** 

**PRODUCT SUMMARY** 

V<sub>DS</sub> (V)

R<sub>DS(on)</sub> (Ω)

Q<sub>qs</sub> (nC)

Q<sub>ad</sub> (nC)

Qg (Max.) (nC)

Configuration

# **Power MOSFET**

s

N-Channel MOSFET

0.10

60

25

5.8

11

Single

V<sub>GS</sub> = 10 V

### **FEATURES**

- Dynamic dV/dt rating
- For Automatic insertion
- End stackable
- 175 °C operating temperature
- Fast switching
- · Ease of paralleling
- Simple drive requirements
- Material categorization: for definitions of compliance please see www.vishay.com/doc?99912

#### DESCRIPTION

Third generation power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The 4 pin DIP package is a low cost machine-insertable case style which can be stacked in multiple combinations on standard 0.1" pin centers. The dual drain serves as a thermal link to the mounting surface for power dissipation levels up to 1 W.

| ORDERING INFORMATION |            |
|----------------------|------------|
| Package              | HVMDIP     |
| Lead (Pb)-free       | IRFD024PbF |

| ABSOLUTE MAXIMUM RATINGS (TA                              | = 25 °C, unl                            | ess otherwis                      | se noted)       |        |      |
|-----------------------------------------------------------|-----------------------------------------|-----------------------------------|-----------------|--------|------|
| PARAMETER                                                 |                                         |                                   | SYMBOL          | LIMIT  | UNIT |
| Drain-source voltage                                      |                                         | V <sub>DS</sub>                   | 60              | - V    |      |
| Gate-source voltage                                       |                                         | V <sub>GS</sub>                   | ± 20            |        |      |
| Continuous drain current                                  | V <sub>GS</sub> at 10 V                 | T <sub>A</sub> = 25 °C            |                 | 2.5    |      |
|                                                           | $V_{GS}$ at 10 V $T_A = 100 \text{ °C}$ | Ι <sub>D</sub>                    | 1.8             | А      |      |
| Pulsed drain current <sup>a</sup>                         |                                         | I <sub>DM</sub>                   | 20              | 7      |      |
| Linear derating factor                                    |                                         |                                   |                 | 0.0083 | W/°C |
| Single pulse avalanche energy <sup>b</sup>                |                                         |                                   | E <sub>AS</sub> | 91     | mJ   |
| Maximum power dissipation                                 | Dation $T_A = 25 \ ^{\circ}C$           |                                   | PD              | 1.3    | W    |
| Peak diode recovery dV/dt <sup>c</sup>                    |                                         | dV/dt                             | 4.5             | V/ns   |      |
| Operating junction and storage temperature range          |                                         | T <sub>J</sub> , T <sub>stg</sub> | -55 to +175     | °C     |      |
| Soldering recommendations (peak temperature) <sup>d</sup> | For 10 s                                |                                   |                 | 300    | U    |

#### Notes

a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11)

b.  $V_{DD} = 25 \text{ V}$ , starting  $T_J = 25 \text{ °C}$ , L = 16 mH,  $R_g = 25 \Omega$ ,  $I_{AS} = 2.5 \text{ A}$  (see fig. 12)

c.  $I_{SD} \le 17$  A, dI/dt  $\le 140$  A/µs,  $V_{DD} \le V_{DS}$ ,  $T_J \le 175$  °C

d. 1.6 mm from case

| THERMAL RESISTANCE RATINGS  |                   |      |      |      |
|-----------------------------|-------------------|------|------|------|
| PARAMETER                   | SYMBOL            | TYP. | MAX. | UNIT |
| Maximum junction-to-ambient | R <sub>thJA</sub> | -    | 120  | °C/W |

S21-0885-Rev. D, 30-Aug-2021

1



For technical questions, contact: hvm@vishay.com

www.vishay.com

| IRFD024          |
|------------------|
| Vishay Siliconix |

| PARAMETER                                 | SYMBOL                | TEST CONDITIONS                                                                            |                                                                                | MIN.       | TYP.      | MAX.     | UNIT     |
|-------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------|-----------|----------|----------|
| Static                                    |                       |                                                                                            |                                                                                | •          | •         |          |          |
| Drain-source breakdown voltage            | V <sub>DS</sub>       | V <sub>GS</sub> :                                                                          | = 0 V, I <sub>D</sub> = 250 μA                                                 | 60         | -         | -        | V        |
| V <sub>DS</sub> temperature coefficient   | $\Delta V_{DS}/T_{J}$ | Reference                                                                                  | ce to 25 °C, I <sub>D</sub> = 1 mA                                             | -          | 0.061     | -        | V/°C     |
| Gate-source threshold voltage             | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                          | = V <sub>GS</sub> , I <sub>D</sub> = 250 μΑ                                    | 2.0        | -         | 4.0      | V        |
| Gate-source leakage                       | I <sub>GSS</sub>      |                                                                                            | V <sub>GS</sub> = ± 20 V                                                       | -          | -         | ± 100    | nA       |
|                                           |                       | V <sub>DS</sub>                                                                            | $V_{DS} = 60 \text{ V}, V_{GS} = 0 \text{ V}$                                  |            | -         | 25       |          |
| Zero gate voltage drain current           | I <sub>DSS</sub>      | V <sub>DS</sub> = 48 V                                                                     | , V <sub>GS</sub> = 0 V, T <sub>J</sub> = 150 °C                               | -          | -         | 250      | μA       |
| Drain-source on-state resistance          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                     | I <sub>D</sub> = 1.5 A <sup>b</sup>                                            | -          | -         | 0.10     | Ω        |
| Forward transconductance                  | 9 <sub>fs</sub>       | V <sub>DS</sub> =                                                                          | = 25 V, I <sub>D</sub> = 1.5 A <sup>b</sup>                                    | 0.90       | -         | -        | S        |
| Dynamic                                   |                       |                                                                                            |                                                                                |            |           |          |          |
| Input capacitance                         | C <sub>iss</sub>      | $V_{GS} = 0 V$ ,                                                                           |                                                                                | -          | 640       | -        |          |
| Output capacitance                        | C <sub>oss</sub>      |                                                                                            | $V_{DS} = 25 V$ ,                                                              | -          | 360       | -        | pF       |
| Reverse transfer capacitance              | C <sub>rss</sub>      | f = 1                                                                                      | .0 MHz, see fig. 5                                                             | -          | 79        | -        |          |
| Total gate charge                         | Qg                    |                                                                                            |                                                                                | -          | -         | 25       |          |
| Gate-source charge                        | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V                                                                     | $I_D = 17 \text{ A}, V_{DS} = 48 \text{ V},$<br>see fig. 6 and 13 <sup>b</sup> | -          | -         | 5.8      | nC       |
| Gate-drain charge                         | Q <sub>gd</sub>       |                                                                                            |                                                                                | 11         |           |          |          |
| Turn-on delay time                        | t <sub>d(on)</sub>    |                                                                                            |                                                                                | -          | 13        | -        |          |
| Rise time                                 | t <sub>r</sub>        | Vpp                                                                                        | = 30 V, I <sub>D</sub> = 17 A,                                                 | -          | 58        | -        |          |
| Turn-off delay time                       | t <sub>d(off)</sub>   | $R_{g} = 18 \Omega, R_{D} = 1.7\Omega, \text{ see fig. 1 0b}$                              |                                                                                | -          | 25        | -        | ns       |
| Fall time                                 | t <sub>f</sub>        | _                                                                                          |                                                                                | -          | 42        | -        |          |
| Internal drain inductance                 | L <sub>D</sub>        | Between lead,<br>6 mm (0.25") from<br>package and center of<br>die contact - 4.0 4.0 6.0 - |                                                                                | -          | 4.0       | -        |          |
| Internal source inductance                | L <sub>S</sub>        |                                                                                            |                                                                                | -          | – nH      |          |          |
| Drain-Source Body Diode Characteristic    | s                     |                                                                                            |                                                                                | •          | •         | •        |          |
| Continuous source-drain diode current     | I <sub>S</sub>        | MOSFET symbol showing the                                                                  |                                                                                | -          | -         | 2.5      |          |
| Pulsed diode forward current <sup>a</sup> | I <sub>SM</sub>       | integral revers<br>p - n junction                                                          |                                                                                | -          | -         | 20       | A        |
| Body diode voltage                        | V <sub>SD</sub>       | T <sub>J</sub> = 25 °C                                                                     | , $I_{\rm S}$ = 2.5 A, $V_{\rm GS}$ = 0 V <sup>b</sup>                         | -          | -         | 1.5      | V        |
| Body diode reverse recovery time          | t <sub>rr</sub>       |                                                                                            |                                                                                | -          | 80        | 180      | ns       |
| Body diode reverse recovery charge        | Q <sub>rr</sub>       | $T_1 = 25 \text{ °C}$ $I_5 = 17 \text{ A}$ $dl/dt = 100 \text{ A/us}^{b}$                  |                                                                                | 0.64       | μC        |          |          |
| Forward turn-on time                      | t <sub>on</sub>       | Intrinsic tu                                                                               | Irn-on time is negligible (turn                                                | -on is dor | ninated b | v Ls and | <u> </u> |

#### Notes

a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11)

b. Pulse width  $\leq$  300 µs; duty cycle  $\leq$  2 %

2



Vishay Siliconix

### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Fig. 1 - Typical Output Characteristics,  $T_A = 25 \ ^\circ C$ 



Fig. 1 - Typical Output Characteristics, T<sub>A</sub> = 175 °C



Fig. 2 - Typical Transfer Characteristics



Fig. 3 - Normalized On-Resistance vs. Temperature



# Vishay Siliconix



Fig. 4 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Typical Source-Drain Diode Forward Voltage



Fig. 5 - Typical Gate Charge vs. Gate-to-Source Voltage



For technical questions, contact: <u>hvm@vishay.com</u>
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFI
Downloaded From Oneyac.com
W.vishay.com/doc?91000







Fig. 7 - Maximum Drain Current vs. Ambient Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Ambient



Vishay Siliconix



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current







Fig. 13b - Gate Charge Test Circuit

6

Document Number: 91126

For technical questions, contact: <u>hvm@vishay.com</u>
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFI
Downloaded From Oneyac.com
W.vishay.com/doc?91000





### Vishay Siliconix

#### Peak Diode Recovery dV/dt Test Circuit



a.  $V_{GS}$  = 5 V for logic level devices

Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?91126">www.vishay.com/ppg?91126</a>.



Vishay Siliconix

#### HVM DIP (High voltage)





|                                      | INCHES    |       | MILLIN | IETERS |
|--------------------------------------|-----------|-------|--------|--------|
| DIM.                                 | MIN.      | MAX.  | MIN.   | MAX.   |
| А                                    | 0.310     | 0.330 | 7.87   | 8.38   |
| E                                    | 0.300     | 0.425 | 7.62   | 10.79  |
| L                                    | 0.270     | 0.290 | 6.86   | 7.36   |
| ECN: X10-0386-Rev. B, 0<br>DWG: 5974 | 06-Sep-10 |       |        |        |

Note

1. Package length does not include mold flash, protrusions or gate burrs. Package width does not include interlead flash or protrusions.



Vishay

# Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

单击下面可查看定价,库存,交付和生命周期等信息

>>Vishay(威世)