

# 75 V/2 A Peak, Low Cost, High Frequency Half Bridge Driver

### **DESCRIPTION**

SiP41111 is the MOSFET driver, which is designed to simplify the converter design for the topologies, which requires the high-side switch such as half bridge, two switch forward and active clamping forward. The high-side and low-side drivers can be configured to meet different driving requirement for these topologies because the high-side and low side drivers are independent controlled. The built-in bootstrap diode eliminates the external diode to improve the flexibility PCB layout. The V<sub>DD</sub> undervoltage lockout prevents the abnormal operation.

#### **FEATURES**





COMPLIANT

SOIC, SOIC (PowerPAK®) Package Options

Lead (Pb)-free Product Available (RoHS Compliant)

- Bootstrap Supply Maximum Voltage to 75 VDC
- Built-In Bootstrap Diode
- Fast Propagation Times Meet High Frequency **Converter Circuits**
- Drives 1000 pF Load with Rise and Fall Times Typical 15 ns to meet 400 kHz typical Switching Requirement
- Independent Driver Channel for Two Switch Forward and Active Clamp Forward Topologies
- Low Power Consumption
- Supply Under Voltage Lockout
- 2.0 A Peak Sink and Source Gate Driver Current

### **APPLICATIONS**

- · Half Bridge Converter
- Two-Switch Forward Converters
- **Active Clamp Forward Converters**
- **Bus Converters**
- Motor Control

# **TYPICAL APPLICATION CIRCUIT**





# **BLOCK DIAGRAMS**



| ABSOLUTE MAXIMUM RATINGS                                           |                        |                                                |      |  |  |  |
|--------------------------------------------------------------------|------------------------|------------------------------------------------|------|--|--|--|
| Parameter                                                          |                        | Limit                                          | Unit |  |  |  |
| Supply Voltage, V <sub>DD</sub> , V <sub>HB</sub> -V <sub>HS</sub> | a<br>S                 | - 0.3 to 14                                    |      |  |  |  |
| LI and HI Voltage <sup>a</sup>                                     |                        | - 0.3 to V <sub>DD</sub> + 0.3                 |      |  |  |  |
| Voltage on LO <sup>a</sup>                                         |                        | - 0.3 to V <sub>DD</sub> + 0.3                 |      |  |  |  |
| Voltage on HO <sup>a</sup>                                         |                        | V <sub>HS</sub> - 0.3 to V <sub>HB</sub> + 0.3 | V    |  |  |  |
| Voltage on HS <sup>a</sup> Continuous                              |                        | - 1 to + 89                                    | Ī    |  |  |  |
| Voltage on HB <sup>a</sup>                                         | V <sub>DD</sub> = 12 V | V <sub>DD</sub> = 12 V + 89                    |      |  |  |  |
| Average Current in V <sub>DD</sub> to HB diode                     |                        | 100                                            | mA   |  |  |  |
| ESD Classification                                                 | Class 1                | 1                                              | kV   |  |  |  |

| THERMAL INFORMATION               |                                                   |      |      |  |  |
|-----------------------------------|---------------------------------------------------|------|------|--|--|
| Parameter                         | Limit                                             | Unit |      |  |  |
| Thermal Pasistanes (Typical) 0.14 | SOICb                                             | 153  | °C/W |  |  |
| Thermal Resistance (Typical) θJA  | SOIC (PowerPak) <sup>b</sup>                      | 40   |      |  |  |
| May Dawar Dissination             | at 70 °C in Free Air (SOIC) <sup>c</sup>          | 522  | mW   |  |  |
| Max Power Dissipation             | at 70 °C in Free Air (SOIC PowerPAK) <sup>d</sup> | 2.0  | W    |  |  |
| Junction Temperature Range        | - 65 to 150                                       | °C   |      |  |  |
| Storage Temperature Range         | - 55 to 150                                       | C    |      |  |  |

### Notes:

- a. All voltages are referenced to ground unless otherwise specified.
- b. Device mounted with all leads soldered or welded to PC board.
- c. Derate 6.5 mW/°C above + 70 °C.
- d. Derate 25 mW/°C above + 70 °C.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE |                 |                                                                   |      |  |  |  |
|-----------------------------|-----------------|-------------------------------------------------------------------|------|--|--|--|
| Parameter                   |                 | Limit                                                             | Unit |  |  |  |
| Supply Voltage              | V <sub>DD</sub> | + 9 to 13.2                                                       |      |  |  |  |
| Voltage on HS               | <u>.</u>        | - 1 to 75                                                         | V    |  |  |  |
| Voltage on HB               |                 | $V_{HS}$ + 8 to $V_{HS}$ + 13.2 and $V_{DD}$ - 1 to $V_{DD}$ + 75 |      |  |  |  |



# SiP41111 Vishay Siliconix

|                                            |                   |                                                           |     | T <sub>J</sub> = 25 °C |      | T <sub>J</sub> = 40 °C to<br>125 °C |      |      |
|--------------------------------------------|-------------------|-----------------------------------------------------------|-----|------------------------|------|-------------------------------------|------|------|
| Parameter                                  | Symbol            | Test Conditions                                           | Min | Тур                    | Max  | Min                                 | Max  | Uni  |
| Supply Currents                            |                   |                                                           |     |                        |      |                                     |      |      |
| V <sub>DD</sub> Quiescent Current          | I <sub>DD</sub>   | LI = HI = 0 V                                             | -   | 0.18                   | 0.24 | -                                   | 0.27 |      |
| V <sub>DD</sub> Operating Current          | I <sub>DDO</sub>  | f = 500 kHz                                               | -   | 1.7                    | 2.5  | -                                   | 3    | ] A  |
| Total HB Quiescent Current                 | I <sub>HB</sub>   | LI = HI = 0 V                                             | -   | 0.02                   | 0.10 | -                                   | 0.15 | - mA |
| Total HB Operating Current                 | I <sub>HBO</sub>  | f = 500 kHz                                               | -   | 1.5                    | 2.5  | -                                   | 3    | 1    |
| HB to V <sub>SS</sub> Quiescent<br>Current | I <sub>HBS</sub>  | $V_{HS} = V_{HB} = 89 V$                                  | -   | 7                      | 12   | -                                   | 15   | μΑ   |
| HB to V <sub>SS</sub> Operating<br>Current | I <sub>HBSO</sub> | f = 500 kHz                                               | -   | 0.6                    | -    | -                                   | -    | m/   |
| Input Pins                                 |                   |                                                           |     |                        |      |                                     |      |      |
| Low Level Input Voltage<br>Thresold        | V <sub>IL</sub>   |                                                           | 4   | 4.5                    | -    | 3                                   | -    |      |
| High Level Input Voltage<br>Threshold      | V <sub>IH</sub>   |                                                           | -   | 5.5                    | 7    | -                                   | 8    | ٧    |
| Input Voltage Hysteresis                   | V <sub>IHYS</sub> |                                                           | -   | 1.0                    | -    | -                                   | -    |      |
| Input Pulldown Resistance                  | R <sub>I</sub>    |                                                           | -   | 300                    | -    | 100                                 | 600  | kΩ   |
| Supply Undervoltage Protect                | ction             |                                                           |     |                        |      |                                     |      |      |
| V <sub>DD</sub> Rising Threshold           | V <sub>DDR</sub>  |                                                           | 6.6 | 7.1                    | 7.6  | 6.4                                 | 7.8  | V    |
| V <sub>DD</sub> Threshold Hysteresis       | V <sub>DDH</sub>  |                                                           | -   | 1.3                    | -    | -                                   | -    | - V  |
| Bootstrap Diode                            |                   |                                                           |     |                        |      |                                     |      |      |
| Low-Current Forward Drop<br>Out Voltage    | V <sub>DL</sub>   | I <sub>VDD-HB</sub> = 100 μA                              | -   | 1.25                   | 1.4  | -                                   | 1.8  | V    |
| High-Current Forward Drop<br>Out Voltage   | V <sub>DH</sub>   | $I_{VDD-HB} = 100 \text{ mA}$                             | -   | 1.8                    | 2.0  | -                                   | 2.2  |      |
| Dynamic Resistance                         | R <sub>D</sub>    | $I_{VDD-HB} = 100 \text{ mA}$                             | -   | 1.5                    | -    | -                                   | -    | Ω    |
| LO Gate Driver                             |                   |                                                           |     |                        |      |                                     |      |      |
| Low Level Output Voltage                   | V <sub>OLL</sub>  | I <sub>LO</sub> = 100 mA                                  | -   | 0.25                   | 0.3  | =                                   | 0.4  |      |
| High Level Output Voltage                  | V <sub>OHL</sub>  | $I_{LO}$ - 100 mA,<br>$V_{OHL} = V_{DD} - V_{LO}$         | -   | 0.25                   | 0.3  | -                                   | 0.4  | \ \  |
| Peak Sourcing Current                      | I <sub>OHL</sub>  | V <sub>LO</sub> = 0 V                                     | -   | 2                      | -    | -                                   | -    | _    |
| Peak Sinking Current                       | I <sub>OLL</sub>  | V <sub>LO</sub> = 12 V                                    | -   | 2                      | -    | -                                   | -    | Α    |
| HO Gate Driver                             | <u> </u>          |                                                           |     | •                      |      |                                     | •    |      |
| Low Level Output Voltage                   | V <sub>OLH</sub>  | I <sub>HO</sub> = 100 mA                                  | -   | 0.25                   | 0.3  | -                                   | 0.4  | \    |
| High Level Output Voltage                  | V <sub>OHH</sub>  | $I_{HO} = -100 \text{ mA}$<br>$V_{OHH} = V_{HB} - V_{HO}$ | -   | 0.25                   | 0.3  | -                                   | 0.4  | \    |
| Peak Sourcing Current                      | I <sub>OHH</sub>  | V <sub>HO</sub> = 0 V                                     | -   | 2                      | -    | -                                   | -    | A    |
| Peak Sinking Current                       | I <sub>OLH</sub>  | V <sub>HO</sub> = 12 V                                    | _   | 2                      | -    | _                                   | -    | A    |



|                                                                |                   |                                         | $T_J = 25 ^{\circ}\text{C}$ |     |     |      |
|----------------------------------------------------------------|-------------------|-----------------------------------------|-----------------------------|-----|-----|------|
| Parameter                                                      | Symbol            | Test Conditions                         | Min                         | Тур | Max | Unit |
| Lower Turn-Off Propagation<br>Delay (LI Falling to LO Falling) | t <sub>LPHL</sub> |                                         | -                           | 18  | -   |      |
| Upper Turn-Off Propagation Delay (HI Falling to HO Falling)    | t <sub>HPHL</sub> |                                         | -                           | 18  | -   |      |
| Lower Turn-On Propagation Delay (LI Rising to LO Rising)       | t <sub>LPLH</sub> |                                         | -                           | 23  | -   |      |
| Upper Turn-On Propagation Delay (HI Rising to HO Rising)       | t <sub>HPLH</sub> |                                         | -                           | 23  | -   |      |
| Delay Matching: Lower Turn-On and Upper Turn-Off               | t <sub>MON</sub>  |                                         | -                           | 5.5 | -   |      |
| Delay Matching: Lower Turn-Off and Upper Turn-On               | t <sub>MOFF</sub> |                                         | -                           | 6.5 | -   |      |
| Low-side Output Rise Time                                      | t <sub>RCL</sub>  |                                         | -                           | 14  | -   | ns   |
| High-side Output Rise Time                                     | t <sub>RCH</sub>  | $C_1 = 1000  pF$                        | -                           | 13  | -   | 110  |
| Low-side Output Fall Time                                      | t <sub>FCL</sub>  | О[ – 1000 рі                            | -                           | 15  | -   |      |
| High-side Output Fall Time                                     | t <sub>FCH</sub>  |                                         | -                           | 15  | -   |      |
| Either Output Rise Time<br>Driving DMOS                        | t <sub>RD</sub>   | $C_L = Si7456DP$<br>$C_{iss} = 3100 pF$ | -                           | 27  | -   |      |
| Either Output Fall Time<br>Driving DMOS                        | t <sub>FD</sub>   | $C_L = Si7456DP$<br>$C_{iss} = 3100 pF$ | -                           | 30  | -   |      |
| Minimum Input Pulse Width that Changes the Output              | t <sub>PW</sub>   |                                         | -                           | -   | 65  |      |
| Bootstrap Diode Turn-On or Turn-Off<br>Time                    | t <sub>BS</sub>   |                                         | -                           | 10  | -   |      |

# **TIMING DIAGRAMS**









| PIN DESCRIPTIONS |                                                                                                                                                              |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol           | Descriptions                                                                                                                                                 |  |  |  |
| $V_{DD}$         | Input power supply to IC and lower gate drivers                                                                                                              |  |  |  |
| НВ               | Floating boostrap supply for the upper MOSFET. External bootstrap capacitor is required                                                                      |  |  |  |
| НО               | Output drive for upper MOSFET. Connect to gate of upper power MOSFET                                                                                         |  |  |  |
| HS               | Floating GND for the upper MOSFET. Connect to source of upper power MOSFET                                                                                   |  |  |  |
| HI               | Input for upper drive                                                                                                                                        |  |  |  |
| LI               | Input for lower drive                                                                                                                                        |  |  |  |
| V <sub>SS</sub>  | Ground supply                                                                                                                                                |  |  |  |
| LO               | Output drive for lower MOSFET. Connect to gate of lower power MOSFET                                                                                         |  |  |  |
| PowerPAK         | Exposed PowerPAK is for heat dissipation. Exposed PowerPAK is floating or grounded. The PowerPad is not guaranteed electrically isolated from all other pins |  |  |  |

| ORDERING INFORMATION |         |                   |                 |  |  |  |  |
|----------------------|---------|-------------------|-----------------|--|--|--|--|
| Part Number          | Marking | Temperature Range | Package         |  |  |  |  |
| SiP41111DY-T1-E3     | 41111   | - 40 to 85 °C     | SOIC-8          |  |  |  |  |
| SiP41111DYP-T1-E3    | 41111   | - 40 to 85 °C     | SOIC-8 PowerPAK |  |  |  |  |

# **TYPICAL APPLICATION CIRCUITS**



**Two Switch Forward Application Circuit** 





**Active Clamp Forward Application Circuit** 

# **TYPICAL CHARACTERISTICS**





# **TYPICAL CHARACTERISTICS**



Low Level Output Voltage vs. Temperature



Undervoltage Lockout Hysteresis vs. Temperature



Peak Source Current vs. Output Voltage



Undervoltage Lockout Threshold vs. Temperature



Propagation Delay vs. Temperature



Peak Sink Current vs. Output Voltage

# VISHAY

#### TYPICAL CHARACTERISTICS



**Bootstrap Diode I-V Characteristics** 



Quiescent Current vs. Voltage

### **DETAIL DESCRIPTION**

The SiP41111 IC is the high-speed 2 A half bridge MOSFET drivers, which operating between 9 V to 13.2 V. The drivers are designed to drive the upper MOSFET switch directly without any isolation devices for half bridge topology and other topologies, which require the upper switch MOSFET.

The thermally enhanced PowerPak SOIC package can dissipate more heat to meet the aggressive 400 kHz switching frequency while driving 1000 pf total gate capacitance MOSFET with typical 15 ns rise and fall time.

## **Bootstrap Supply Operation**

The power to drive the high-side MOSFET gate comesfrom the external bootstrap capacitor. This capacitor charges through built-in diode during the time when the low-side MOSFET is on (HS is at GND potential), and then provides the necessary charge to turn on the high-side MOSFET.

# **Bootstrap Capacitor Selection**

The capacitance of bootstrap capacitor should be carefully selected to avoid the unexpected oscillations at HO pin. The typical capacitance value for the bootstrap capacitor should be at least 0.1 uf to 1 uf or at least 20 time of the total gate capacitance of MOSFET. The energy in the bootstrap capacitor should large enough to supply the driving current for the upper MOSFET during the on time of the upper MOSFET

without significant voltage drop on the bootstrap capacitor. Low ESR ceramic capacitor is recommended for this application.

# **Built-in Bootstrap Diode**

A built-in bootstrap diode eliminates the external discrete diode to improve flexibility of PCB layout in field application. The bootstrap diode is connected between Pin  $V_{DD}$  and HB. The diode is used to charge up the external bootstrap capacitor while the lower MOSFET is on, and isolated  $V_{DD}$  while the lower MOSFET is off. The voltage rating of the built-in diode is 89 V. This voltage rating enables the half bridge and two switch forward design for 48 V input converter and 24 V input active clamp forward converter. The typical forward drop out voltage is 1.8 V and the reverse time is 10 ns to meet 400 kHz-switching requirement.

## **Under Voltage Lockout Function**

The SiP41111 has an internal under-voltage lockout feature to prevent driving the MOSFET gates when the supply voltage (at  $V_{DD}$ ) is less than the under-voltage lockout specification ( $V_{DDR}$ ). This prevents the output MOSFET from being turned on without sufficient gate voltage to ensure they are fully on.

www.vishay.com



#### **Thermal Consideration**

The thermal issue of the IC cannot be ignored because the driver IC is the power conversion device. The IC can generate unexpected amount of heat to have high temperature if the thermal issue is not carefully considered at begin of the system level design. The additional heat sink for the IC will increase the cost of materials. The best solution to settle the thermal issue to improve the reliability of the system design is to increase the trace copper area as much as possible for heat dissipation. The PCB traces are not only for electrical connection. It is also used for heat dissipation.

The PowerPAK SOIC package is designed to meet the higher ambient environment operation. A heat dissipation pad is built under the body of the SOIC package. Availability of heat dissipation pad under the body of the package doesn't means the thermal issue can be ignored because the PowerPAK is designed to mount the body of the package on the PCB trace for heat dissipation. The PowerPAK cannot dissipate enough heat to provide a cool environment for the IC because the surface area of PowerPAK is small. Large trace area is the best way to control the temperature of the IC in the high ambient environment.

# **Layout Consideration**

Careful PCB layout design is absolutely necessary for any high frequency switching device to avoid circuit function and EMI issues. The following guideline should be carefully followed to optimize the performance of SiP41111 driver.

- It is strongly recommended to place a 0.1 uf lower ESR decoupling ceramic capacitor right next to the IC from V<sub>DD</sub> to V<sub>SS</sub>.
- 2. The loops formed between device and the gate of the MOSFET should be as small as possible. It is strongly recommended to place the IC right next to the gate of the MOSFET to form small driving loop between pin HO, HS, LO and Vss because high frequency, huge instantaneous current is being sunk and sourced in these loop to drive the gate of the MOSFET, which look like a large capacitive load to the device. If the physical distance can not be minimized due to PCB layout mechanical specification, the width of the loop traces should be increased as much as possible to reduce the impedance of the loop traces.

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?74292">http://www.vishay.com/ppg?74292</a>.



Vishay

# **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000
Revision: 18-Jul-08
www.vishay.com

# 单击下面可查看定价,库存,交付和生命周期等信息

>>Vishay(威世)