

Vishay Siliconix

## **Power MOSFET**

| PRODUCT SUMMARY            |                             |  |  |  |
|----------------------------|-----------------------------|--|--|--|
| V <sub>DS</sub> (V)        | 500                         |  |  |  |
| $R_{DS(on)}(\Omega)$       | V <sub>GS</sub> = 10 V 0.40 |  |  |  |
| Q <sub>g</sub> (Max.) (nC) | 74                          |  |  |  |
| Q <sub>gs</sub> (nC)       | 19                          |  |  |  |
| Q <sub>gd</sub> (nC)       | 35                          |  |  |  |
| Configuration              | Single                      |  |  |  |



#### **FEATURES**

- · Ultra Low Gate Charge
- · Reduced Gate Drive Requirement
- Enhanced 30 V V<sub>GS</sub> Rating
- Reduced Ciss, Coss, Crss
- Isolated Central Mounting Hole
- Dynamic dV/dt Rated
- · Repetitive Avalanche Rated
- Lead (Pb)-free Available

#### **DESCRIPTION**

This new series of low charge Power MOSFETs achieve significantly lower gate charge over conventional MOSFETs. Utilizing advanced Power MOSFET technology the device improvements allow for reduced gate drive requirements, faster switching speeds and increased total system savings. These device improvements combined with the proven ruggedness and reliability of Power MOSFETs offer the designer a new standard in power transistors for switching applications.

The TO-247 package is preferred for commercial-industrial applications where higher power levels preclude the use of TO-220 devices. The TO-247 is similar but superior to the earlier TO-218 package because of its isolated mounting hole.

| ORDERING INFORMATION |               |
|----------------------|---------------|
| Package              | TO-247        |
| Load (Dh) from       | IRFP450LCPbF  |
| Lead (Pb)-free       | SiHFP450LC-E3 |
| SnPb                 | IRFP450LC     |
| SHED                 | SiHFP450LC    |

| PARAMETER                                        |                                                                                  | SYMBOL           | LIMIT | UNIT     |
|--------------------------------------------------|----------------------------------------------------------------------------------|------------------|-------|----------|
| Drain-Source Voltage                             |                                                                                  | V <sub>DS</sub>  | 500   | V        |
| Gate-Source Voltage                              |                                                                                  | V <sub>GS</sub>  | ± 30  | _ v      |
| Continuous Drain Current                         | $V_{GS}$ at 10 V $T_{C} = 25 ^{\circ}\text{C}$<br>$T_{C} = 100 ^{\circ}\text{C}$ | I-               | 14    |          |
| Continuous Diam Current                          | $T_C = 100 ^{\circ}C$                                                            | I <sub>D</sub>   | 8.6   | Α        |
| Pulsed Drain Current <sup>a</sup>                |                                                                                  | I <sub>DM</sub>  | 56    |          |
| Linear Derating Factor                           |                                                                                  | 1.5              | W/°C  |          |
| Single Pulse Avalanche Energy <sup>b</sup>       | E <sub>AS</sub>                                                                  | 760              | mJ    |          |
| Repetitive Avalanche Currenta                    | I <sub>AR</sub>                                                                  | 14               | Α     |          |
| Repetitive Avalanche Energy <sup>a</sup>         | E <sub>AR</sub>                                                                  | 19               | mJ    |          |
| Maximum Power Dissipation                        | P <sub>D</sub>                                                                   | 190              | W     |          |
| Peak Diode Recovery dV/dtc                       | dV/dt                                                                            | 3.5              | V/ns  |          |
| Operating Junction and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub>                                                | - 55 to + 150    | °C    |          |
| Soldering Recommendations (Peak Temperature)     |                                                                                  | 300 <sup>d</sup> |       |          |
| Mounting Torquo                                  | 6-32 or M3 screw                                                                 |                  | 10    | lbf ⋅ in |
| Mounting Torque                                  | 0-32 OF IVIS SCIEW                                                               |                  | 1.1   | N · m    |

#### **Notes**

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}=25$  V, starting  $T_J=25$  °C, L=7.0 mH,  $R_G=25$   $\Omega$ ,  $I_{AS}=14$  A (see fig. 12). c.  $I_{SD}\leq 14$  A,  $dI/dt\leq 130$  A/ $\mu$ s,  $V_{DD}\leq V_{DS}$ ,  $T_J\leq 150$  °C.
- d. 1.6 mm from case.
- \* Pb containing terminations are not RoHS compliant, exemptions may apply

Document Number: 91231 S-81271-Rev. A, 16-Jun-08

# IRFP450LC, SiHFP450LC

# Vishay Siliconix



| THERMAL RESISTANCE RATINGS          |                   |      |      |      |  |
|-------------------------------------|-------------------|------|------|------|--|
| PARAMETER SYMBOL TYP. MAX. UNIT     |                   |      |      |      |  |
| Maximum Junction-to-Ambient         | R <sub>thJA</sub> | -    | 40   |      |  |
| Case-to-Sink, Flat, Greased Surface | R <sub>thCS</sub> | 0.24 | -    | °C/W |  |
| Maximum Junction-to-Case (Drain)    | R <sub>thJC</sub> | -    | 0.65 |      |  |

| PARAMETER                                 | SYMBOL                | TEST CONDITIONS                                                                       |                                                 | MIN. | TYP.     | MAX.  | UNIT |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|------|----------|-------|------|
| Static                                    |                       |                                                                                       |                                                 |      |          |       |      |
| Drain-Source Breakdown Voltage            | V <sub>DS</sub>       | V <sub>GS</sub> = 0                                                                   | V, I <sub>D</sub> = 250 μA                      | 500  | -        | -     | V    |
| V <sub>DS</sub> Temperature Coefficient   | $\Delta V_{DS}/T_{J}$ | Reference t                                                                           | to 25 °C, I <sub>D</sub> = 1 mA                 | -    | 0.59     | -     | V/°C |
| Gate-Source Threshold Voltage             | V <sub>GS(th)</sub>   | $V_{DS} = V$                                                                          | <sub>GS</sub> , I <sub>D</sub> = 250 μA         | 2.0  | -        | 4.0   | V    |
| Gate-Source Leakage                       | I <sub>GSS</sub>      | V <sub>G</sub>                                                                        | <sub>S</sub> = ± 20 V                           | -    | -        | ± 100 | nA   |
| Zava Cata Valtaga Drain Current           |                       | V <sub>DS</sub> = 50                                                                  | V <sub>DS</sub> = 500 V, V <sub>GS</sub> = 0 V  |      | -        | 25    |      |
| Zero Gate Voltage Drain Current           | I <sub>DSS</sub>      | V <sub>DS</sub> = 400 V, V                                                            | / <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C  | -    | -        | 250   | - μΑ |
| Drain-Source On-State Resistance          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                | I <sub>D</sub> = 8.4 A <sup>b</sup>             | -    | -        | 0.40  | Ω    |
| Forward Transconductance                  | 9 <sub>fs</sub>       | V <sub>DS</sub> = 5                                                                   | 0 V, I <sub>D</sub> = 8.4 A <sup>b</sup>        | 8.7  | -        | -     | S    |
| Dynamic                                   |                       |                                                                                       |                                                 |      |          |       |      |
| Input Capacitance                         | C <sub>iss</sub>      | V                                                                                     | <sub>GS</sub> = 0 V,                            | -    | 2200     | -     |      |
| Output Capacitance                        | C <sub>oss</sub>      | V                                                                                     | $_{0S} = 25 \text{ V},$                         | -    | 320      | -     | pF   |
| Reverse Transfer Capacitance              | C <sub>rss</sub>      | f = 1.0                                                                               | MHz, see fig. 5                                 | -    | 28       | -     |      |
| Total Gate Charge                         | Qg                    |                                                                                       | V <sub>GS</sub> = 10 V                          |      | -        | 74    | nC   |
| Gate-Source Charge                        | $Q_{gs}$              | V <sub>GS</sub> = 10 V                                                                |                                                 |      | -        | 19    |      |
| Gate-Drain Charge                         | $Q_{gd}$              | 500 lig. 0 and 10                                                                     |                                                 | -    | -        | 35    |      |
| Turn-On Delay Time                        | t <sub>d(on)</sub>    |                                                                                       | V <sub>DD</sub> = 250 V, I <sub>D</sub> = 14 A, |      | 14       | -     | - ns |
| Rise Time                                 | t <sub>r</sub>        | V <sub>DD</sub> = 2                                                                   |                                                 |      | 49       | -     |      |
| Turn-Off Delay Time                       | t <sub>d(off)</sub>   | $R_G = 6.2 \Omega$ , $R_D = 17 \Omega$ , see fig. $10^b$                              |                                                 | -    | 30       | -     |      |
| Fall Time                                 | t <sub>f</sub>        |                                                                                       |                                                 | -    | 30       | -     |      |
| Internal Drain Inductance                 | $L_D$                 | Between lead,<br>6 mm (0.25") from<br>package and center of<br>die contact            |                                                 | -    | 5.0      | -     |      |
| Internal Source Inductance                | L <sub>S</sub>        |                                                                                       |                                                 | -    | 13       | -     | - nH |
| Drain-Source Body Diode Characteristic    | s                     |                                                                                       |                                                 |      | •        | •     | •    |
| Continuous Source-Drain Diode Current     | I <sub>S</sub>        | MOSFET symbol showing the integral reverse p - n junction diode                       |                                                 | -    | -        | 14    | A    |
| Pulsed Diode Forward Current <sup>a</sup> | I <sub>SM</sub>       |                                                                                       |                                                 | -    | -        | 56    | A    |
| Body Diode Voltage                        | $V_{SD}$              | $T_J = 25$ °C, Is                                                                     | $_{S} = 14 \text{ A}, V_{GS} = 0 \text{ V}^{b}$ | -    | -        | 1.4   | V    |
| Body Diode Reverse Recovery Time          | t <sub>rr</sub>       | T. = 25 °C L =                                                                        | T 05 00 1 44 A 31/3 400 A / b                   |      | 580      | 870   | ns   |
| Body Diode Reverse Recovery Charge        | Q <sub>rr</sub>       | $T_J = 25  ^{\circ}\text{C}, I_F = 14  \text{A}, dI/dt = 100  \text{A}/\mu\text{s}^b$ |                                                 | -    | 5.1      | 7.7   | μС   |
| Forward Turn-On Time                      | t <sub>on</sub>       | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> and      |                                                 |      | <u> </u> |       |      |

### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.



### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Fig. 1 - Typical Output Characteristics, T<sub>C</sub> = 25 °C



Fig. 2 - Typical Output Characteristics,  $T_C = 150$  °C



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature

# Vishay Siliconix





Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area





Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms

# Vishay Siliconix





Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit

www.vishay.com



## Peak Diode Recovery dV/dt Test Circuit





\* V<sub>GS</sub> = 5 V for logic level devices

Fig. 14 - For N-Channel

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?91231.

Document Number: 91231 S-81271-Rev. A, 16-Jun-08



# **TO-247AC (High Voltage)**

### **VERSION 1: FACILITY CODE = 9**







Section C--C,D--D,E--E

|      | MILLIN | IETERS |       |
|------|--------|--------|-------|
| DIM. | MIN.   | MAX.   | NOTES |
| Α    | 4.83   | 5.21   |       |
| A1   | 2.29   | 2.55   |       |
| A2   | 1.50   | 2.49   |       |
| b    | 1.12   | 1.33   |       |
| b1   | 1.12   | 1.28   |       |
| b2   | 1.91   | 2.39   | 6     |
| b3   | 1.91   | 2.34   |       |
| b4   | 2.87   | 3.22   | 6, 8  |
| b5   | 2.87   | 3.18   |       |
| С    | 0.55   | 0.69   | 6     |
| c1   | 0.55   | 0.65   |       |
| D    | 20.40  | 20.70  | 4     |

|      | MILLIN |       |       |
|------|--------|-------|-------|
| DIM. | MIN.   | MAX.  | NOTES |
| D1   | 16.25  | 16.85 | 5     |
| D2   | 0.56   | 0.76  |       |
| E    | 15.50  | 15.87 | 4     |
| E1   | 13.46  | 14.16 | 5     |
| E2   | 4.52   | 5.49  | 3     |
| е    | 5.44   | BSC   |       |
| L    | 14.90  | 15.40 |       |
| L1   | 3.96   | 4.16  | 6     |
| ØР   | 3.56   | 3.65  | 7     |
| Ø P1 | 7.19   |       |       |
| Q    | 5.31   | 5.69  |       |
| S    | 5.54   | 5.74  |       |
|      |        |       |       |

#### Notes

- (1) Package reference: JEDEC TO247, variation AC
- (2) All dimensions are in mm
- (3) Slot required, notch may be rounded
- (4) Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm per side. These dimensions are measured at the outermost extremes of the plastic body
- (5) Thermal pad contour optional with dimensions D1 and E1
- (6) Lead finish uncontrolled in L1
- (7) Ø P to have a maximum draft angle of 1.5° to the top of the part with a maximum hole diameter of 3.91 mm
- (8) Dimension b2 and b4 does not include dambar protrusion. Allowable dambar protrusion shall be 0.1 mm total in excess of b2 and b4 dimension at maximum material condition

www.vishay.com

Vishay Siliconix

### **VERSION 2: FACILITY CODE = Y**



|      | MILLIN |       |       |
|------|--------|-------|-------|
| DIM. | MIN.   | MAX.  | NOTES |
| Α    | 4.58   | 5.31  |       |
| A1   | 2.21   | 2.59  |       |
| A2   | 1.17   | 2.49  |       |
| b    | 0.99   | 1.40  |       |
| b1   | 0.99   | 1.35  |       |
| b2   | 1.53   | 2.39  |       |
| b3   | 1.65   | 2.37  |       |
| b4   | 2.42   | 3.43  |       |
| b5   | 2.59   | 3.38  |       |
| С    | 0.38   | 0.86  |       |
| c1   | 0.38   | 0.76  |       |
| D    | 19.71  | 20.82 |       |
| D1   | 13.08  | -     |       |

|      | MILLIN |       |       |
|------|--------|-------|-------|
| DIM. | MIN.   | MAX.  | NOTES |
| D2   | 0.51   | 1.30  |       |
| E    | 15.29  | 15.87 |       |
| E1   | 13.72  | -     |       |
| е    | 5.46   | BSC   |       |
| Øk   | 0.2    | 254   |       |
| L    | 14.20  | 16.25 |       |
| L1   | 3.71   | 4.29  |       |
| ØΡ   | 3.51   | 3.66  |       |
| Ø P1 | -      | 7.39  |       |
| Q    | 5.31   | 5.69  |       |
| R    | 4.52   | 5.49  |       |
| S    | 5.51   | BSC   |       |
|      |        |       |       |
|      | •      |       |       |

ECN: E19-0614-Rev. E, 25-Nov-2019

DWG: 5971

### Notes

- (1) Dimensioning and tolerancing per ASME Y14.5M-1994
- (2) Contour of slot optional
- (3) Dimension D and E do not include mold flash. Mold flash shall not exceed 0.127 mm (0.005") per side. These dimensions are measured at the outermost extremes of the plastic body
- (4) Thermal pad contour optional with dimensions D1 and E1
- (5) Lead finish uncontrolled in L1
- (6) Ø P to have a maximum draft angle of 1.5 to the top of the part with a maximum hole diameter of 3.91 mm (0.154")
- (7) Outline conforms to JEDEC outline TO-247 with exception of dimension c
- (8) Xian and Mingxin actually photo



Vishay

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

单击下面可查看定价,库存,交付和生命周期等信息

>>Vishay(威世)