

High-Performance DrBLADE 5 mm x 5 mm x 0.6 mm IQFN

TDA21310

# **Data Sheet**

Revision 2.1, 2013-09-05

Power Management and Multi Market

Downloaded From Oneyac.com

Edition 2013-09-05
Published by
Infineon Technologies AG
81726 Munich, Germany
© 2013 Infineon Technologies AG
All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



| Revision History                                              |                                |  |  |  |  |  |
|---------------------------------------------------------------|--------------------------------|--|--|--|--|--|
| Page or Item Subjects (major changes since previous revision) |                                |  |  |  |  |  |
| Revision 2.1 2013-09-05                                       |                                |  |  |  |  |  |
|                                                               | Temperature Rise diagram added |  |  |  |  |  |
|                                                               |                                |  |  |  |  |  |
|                                                               |                                |  |  |  |  |  |

#### **Trademarks of Infineon Technologies AG**

AURIXTM, BlueMoonTM, C166TM, Canpaktm, CIPOSTM, CIPURSETM, COMNEONTM, EconoPacktm, CoolMostm, CoolSettm, Corecontroltm, Crossavetm, Davetm, EasyPimtm, EconoBridgetm, EconoDualtm, EconoPimtm, EiceDrivertm, eupectm, Fcostm, Hitfettm, HybridPacktm, I²rftm, Isopacetm, Isopacetm, Isopacetm, Mipaqtm, Modstacktm, my-dtm, NovalithIctm, Omnitunetm, OptiMostm, Origatm, Primariontm, Primariontm, Primariontm, Primariontm, Primariontm, Primariontm, Sipurostm, Shartitm, Smartlewistm, Solid Flashtm, Tempfettm, thinQ!tm, Trenchstoptm, Tricoretm, X-Goldtm, X-Pmutm, XMMtm, XPosystm.

#### **Other Trademarks**

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, KEIL™, PRIMECELL™, REALVIEW™, THUMB™, µVision™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. Mifare™ of NXP. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Satellite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™. PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2010-10-26



### 1 Applications

- Desktop and Server buck-converter
- Single Phase and Multiphase POL
- CPU/GPU Regulation in Desktop Graphics Cards, DDR Memory, Graphic Memory
- High Power Density Voltage Regulator Modules (VRM).

#### 2 Features

- Compatible to Intel<sup>®</sup> VR12 Driver and Mosfets Module (DrMOS) functionality for Desktop/Server Applications
- For synchronous buck converter step down voltage applications
- Power MOSFETs rated 25 V for safe operation under all conditions
- Fast switching technology for improved performance at high switching frequencies (> 1 MHz)
- +5 V high side and low side MOSFETs driving voltage
- Compatible to standard +3.3 V PWM controller integrated circuits
- Small package: LG-UIQFN-32-2 (5 x 5 x 0.6 mm<sup>3</sup>)
- Optimized footprint for improved cooling by the PCB
- DC output current up to 40A
- 94% peak efficiency at 1.2V<sup>1</sup>
- DC input voltage up to +16 V
- Remote driver disable function
- Includes bootstrap diode
- Undervoltage lockout
- Shoot through protection
- Tri-state PWM input functionality
- Top side cooling
- · RoHS compliant



Table 1 Product Identification

| Part Number | Temp Range       | Package                                      | Marking  |
|-------------|------------------|----------------------------------------------|----------|
| TDA21310    | -25 °C to 125 °C | LG-UIQFN-32-2 (5 x 5 x 0.6 mm <sup>3</sup> ) | TDA21310 |



Figure 1 Picture of the Product

<sup>&</sup>lt;sup>1</sup> Typical power stage efficiency, V<sub>IN</sub>=12V, V<sub>DRV</sub>=V<sub>CIN</sub>=5V, f<sub>SW</sub>=300kHz, L=210nH, 0.2mΩ, no air flow, no heat sink.



### 3 Description

#### 3.1 Pinout



Figure 2 Pinout, numbering and name of pins (transparent top view)

Table 2 I/O Signals

| Pin No.       | Name  | Pin Type | Buffer Type  | Function                                                    |
|---------------|-------|----------|--------------|-------------------------------------------------------------|
| 4             | PWM   | 1        | +3.3 V logic | PWM drive logic input                                       |
|               |       |          |              | The tri-state PWM input is compatible with 3.3 V.           |
| 5             | DR_EN | 1        | +3.3 V logic | Enable signal (active high)                                 |
|               |       |          |              | Connect to GND to disable the IC.                           |
| 6             | BOOT  | 1        | Analog       | Bootstrap voltage pin                                       |
|               |       |          |              | Connect to BOOT capacitor                                   |
| 7             | PHASE | 1        | Analog       | Switch node (reference for Boot voltage)                    |
|               |       |          |              | internally connected to VSWH pin, connect to BOOT capacitor |
| 12, 25 to 29, | VSWH  | 0        | Analog       | Switch node output                                          |
| VSWH pad      |       |          |              | High current output switching node                          |



Description

### Table 3 Power Supply

| Pin No.          | Name | Pin Type | Buffer Type | Function                                    |
|------------------|------|----------|-------------|---------------------------------------------|
| 8 to 11, VIN pad | VIN  | POWER    | _           | Input voltage                               |
|                  |      |          |             | Supply of the drain of the high side MOSFET |
| 31               | VDRV | POWER    | _           | FET gate supply voltage                     |
|                  |      |          |             | High and low side MOSFETs gate drive supply |
| 32               | VCIN | POWER    | _           | Logic supply voltage                        |
|                  |      |          |             | 5 V bias voltage for the internal logic     |

### Table 4 Ground Pins

| Pin No.      | Name | Pin Type | Buffer Type | Function                                                                                      |
|--------------|------|----------|-------------|-----------------------------------------------------------------------------------------------|
| 1            | CGND | GND      | _           | Control signal ground                                                                         |
|              |      |          |             | Should be connected to PGND externally                                                        |
| 13 to 24, 30 | PGND | GND      | _           | Power ground                                                                                  |
|              |      |          |             | All these pins must be connected to the power GND plane through multiple low inductance vias. |

### Table 5 Not Connected

| Pin No. | Name | Pin Type | Buffer Type | Function                          |
|---------|------|----------|-------------|-----------------------------------|
| 2, 3    | NC   | _        | _           | No internal connection            |
|         |      |          |             | Leave pin floating or tie to GND. |



### 3.2 General Description

The Infineon TDA21310 is a multichip module that incorporates Infineon's premier MOSFET technology for a single high side and a single low side MOSFET coupled with a robust, high performance, high switching frequency gate driver in a single 32 pin LG-UIQFN-32-2 package. The optimized gate timing allows for significant light load efficiency improvements over discrete solutions. State of the art MOSFET technology provides exceptional full load performance.

When combined with Infineon's family of digital multi-phase controllers, the TDA21310 forms a complete corevoltage regulator solution for advanced micro and graphics processors as well as point-of-load applications.

The TDA21310 is not pin compatible to the Intel 6x6 DrMOS specification, but compatible by functionality. The device package height is only 0.6 mm, and is an excellent choice for applications with critical height limitations. It has reduced thermal impedance from junction to top case compared to DrMOS, allowing for top side cooling.



Figure 3 Simplified Block Diagram

Attention: GH and GL are not accessible. They are mentioned for clarity in this block diagram.



## 4 Electrical Specification

### 4.1 Absolute Maximum Ratings

Note:  $T_A = 25$ °C

Stresses above those listed in Table 6 "Absolute Maximum Ratings" may cause permanent damage to the device. These are absolute stress ratings only and operation of the device is not implied or recommended at these or any other conditions in excess of those given in the operational sections of this specification. Exposure over values of the recommended ratings (Table 8) for extended periods may adversely affect the operation and reliability of the device.

Table 6 Absolute Maximum Ratings

| Parameter                        | Symbol                       |                  | Values | 3    | Unit | Note / Test Condition |
|----------------------------------|------------------------------|------------------|--------|------|------|-----------------------|
|                                  |                              | Min.             | Тур.   | Max. |      |                       |
| Frequency of the PWM input       | $f_{SW}$                     | _                | _      | 1.2  | MHz  | _                     |
| Maximum DC load current          | I <sub>OUT</sub>             | _                | _      | 40   | Α    | _                     |
| Input Voltage                    | V <sub>IN</sub> (DC)         | -0.30            | _      | 16   | V    |                       |
| Logic supply voltage             | V <sub>CIN</sub> (DC)        | -0.30            | _      | 6.5  |      | _                     |
| High and Low side driver voltage | V <sub>DRV</sub> (DC)        | -0.30            | _      | 6.5  |      | -                     |
| Switch node voltage              | V <sub>SWH</sub> (DC)        | -1               | _      | 16   |      | _                     |
|                                  | V <sub>SWH</sub> (AC)        | -10 <sup>2</sup> | _      | 25   |      | _                     |
| PHASE node voltage               | V <sub>PHASE</sub> (DC)      | -1               | _      | 16   |      | _                     |
|                                  | V <sub>PHASE</sub> (AC)      | -10              | _      | 25   |      | _                     |
| BOOT voltage                     | V <sub>BOOT</sub> (DC)       | -0.3             | _      | 22.5 |      | _                     |
|                                  | V <sub>BOOT</sub> (AC)       | -1 <sup>2</sup>  | _      | 31.5 |      | _                     |
|                                  | V <sub>BOOT-PHASE</sub> (DC) | -1               | -      | 6.5  |      | _                     |
| DR_EN voltage                    | $V_{DR\_EN}$                 | -0.3             | _      | 5.5  |      | _                     |
| PWM voltage                      | $V_{PWM}$                    | -0.3             | _      | 5.5  |      | _                     |
| Junction temperature             | T <sub>Jmax</sub>            | -40              | _      | 150  | °C   | _                     |
| Storage temperature              | T <sub>STG</sub>             | -55              | _      | 150  |      | _                     |

Note: All rated voltages are relative to voltages on the CGND and PGND pins unless otherwise specified.

<sup>&</sup>lt;sup>2</sup> AC is limited to 10 ns



**Electrical Specification** 

### 4.2 Thermal Characteristics

Table 7 Thermal Characteristics

| Parameter                                                                             | Symbol                         |      | Values | ;    | Unit | Note / Test Condition |
|---------------------------------------------------------------------------------------|--------------------------------|------|--------|------|------|-----------------------|
|                                                                                       |                                | Min. | Тур.   | Max. |      |                       |
| Thermal resistance between driver junction and soldering point <sup>3</sup>           | $\theta_{\text{JS-driver}}$    | _    | 29     | _    | K/W  | _                     |
| Thermal resistance between driver junction and top of package                         | $\theta_{	ext{Jtop-driver}}$   | _    | 14     | _    |      | _                     |
| Thermal resistance between high-side MOSFET junction and soldering point <sup>3</sup> | θ <sub>JS-HS</sub>             | _    | 2      | _    |      | _                     |
| Thermal resistance between high-side MOSFET junction and top of package               | $\theta_{	extsf{Jtop-HS}}$     | _    | 7      | _    |      | _                     |
| Thermal resistance between low-side MOSFET junction and soldering point <sup>3</sup>  | $\theta_{\text{JS-LS}}$        | _    | 1      | _    |      | _                     |
| Thermal resistance between low-side MOSFET junction and top of package                | $\theta_{	extsf{Jtop-LS}}$     | _    | 2      | _    |      | _                     |
| Thermal resistance between driver junction and high-side MOSFET junction              | θ <sub>JJ-driver-HS</sub>      | _    | 40     | _    |      |                       |
| Thermal resistance between driver junction and low-side MOSFET junction               | $\theta_{\text{JJ-driver-LS}}$ | _    | 60     | _    |      |                       |
| Thermal resistance between low-side MOSFET junction and high-side MOSFET junction     | θ <sub>JJ-LS-HS</sub>          | _    | 36     | _    |      |                       |

### 4.3 Recommended Operating Conditions and Electrical Characteristics

Note:  $V_{DRV} = V_{CIN} = 5 V$ ,  $T_A = 25$ °C

Table 8 Recommended Operating Conditions

| Parameter             | Symbol           |      | Values |      |    | Note / Test Condition                                 |
|-----------------------|------------------|------|--------|------|----|-------------------------------------------------------|
|                       |                  | Min. | Тур.   | Max. | 1  |                                                       |
| Input voltage         | V <sub>IN</sub>  | 5    | _      | 16   | V  | _                                                     |
| MOSFET driver voltage | $V_{DRV}$        | 4.5  | 5      | 6    | ]  | -                                                     |
| Logic supply voltage  | V <sub>CIN</sub> | 4.5  | 5      | 6    |    | $V_{CIN}$ rising,3.3V to 3.9V: $dv_{CIN}/dt > 300V/s$ |
| Junction temperature  | T <sub>jOP</sub> | -25  | _      | 125  | °C | _                                                     |

Data Sheet 9 Revision 2.1, 2013-09-05

<sup>&</sup>lt;sup>3</sup> The junction-soldering point is referred to the bottom exposed pad.



**Electrical Specification** 

Table 9 Voltage Supply And Biasing Current

| Parameter            | Symbol                             |      | Value | es   | Unit | Note / Test Condition                                                   |
|----------------------|------------------------------------|------|-------|------|------|-------------------------------------------------------------------------|
|                      |                                    | Min. | Тур.  | Max. |      |                                                                         |
| UVLO rising          | $V_{ m UVLO\_R}$                   | -    | 3.5   | _    | V    | V <sub>CIN</sub> rising,3.3V to 3.9V:<br>dv <sub>CIN</sub> /dt > 300V/s |
| UVLO falling         | $V_{UVLO_F}$                       | _    | 3.1   | _    |      | VCIN falling                                                            |
| Driver current       | I <sub>VDRV_300kHz</sub>           | _    | 12    | _    | mA   | DR_EN = 3.3V,<br>$f_{SW}$ = 300 kHz                                     |
|                      | $I_{\rm VDRV\_1MHz}$               | -    | 38    | _    |      | $DR\_EN = 3.3V,$ $f_{SW} = 1 \text{ MHz}$                               |
|                      | I <sub>VDRV_PWML</sub>             | -    | 25    | _    | μA   | DR_EN = 3.3V, PWM = 0 V                                                 |
|                      | $I_{\text{VDRV\_PWMH}}$            | _    | 12    | _    |      | DR_EN = 0V, PWM = 3.3V                                                  |
| IC current (control) | I <sub>VCIN_PWML</sub>             | -    | 400   | _    |      | DR_EN = 3.3 V, PWM = 0 V                                                |
|                      | I <sub>VCIN_O</sub>                | _    | 500   | _    |      | DR_EN = 3.3 V,<br>PWM = Open                                            |
| IC quiescent         | I <sub>CIN</sub> +I <sub>DRV</sub> | -    | _     | 550  |      | DR_EN = 0 V                                                             |

Table 10 Logic Inputs And Threshold

| Parameter |                                        | Symbol               |      | Values | 5    | Unit | Note / Test Condition      |
|-----------|----------------------------------------|----------------------|------|--------|------|------|----------------------------|
|           |                                        |                      | Min. | Тур.   | Max. |      |                            |
| DR_EN     | Input low                              | V <sub>DR_EN_L</sub> | 0.7  | 1.1    | 1.3  | V    | V <sub>DR_EN</sub> falling |
|           | Input high                             | V <sub>DR_EN_H</sub> | 1.9  | 2.1    | 2.4  | 1    | V <sub>DR_EN</sub> rising  |
|           | Sink current                           | I <sub>DR_EN</sub>   | _    | 2      | _    | μΑ   | $V_{DR\_EN} = 1 \text{ V}$ |
| PWM       | Input low                              | V <sub>PWM_L</sub>   | _    | _      | 0.7  | V    | V <sub>PWM</sub> falling   |
|           | Input high                             | V <sub>PWM_H</sub>   | 2.4  | _      | _    |      | V <sub>PWM</sub> rising    |
|           | Input resistance                       | R <sub>IN-PWM</sub>  | 3    | 5      | 7    | kΩ   | V <sub>PWM</sub> = 1 V     |
|           | Open voltage                           | V <sub>PWM_O</sub>   | _    | 1.5    | _    | V    | V <sub>PWM_O</sub>         |
|           | Tri-state shutdown window <sup>4</sup> | V <sub>PWM_S</sub>   | 1.2  | _      | 1.9  |      | _                          |

Data Sheet 10 Revision 2.1, 2013-09-05

<sup>&</sup>lt;sup>4</sup> Maximum voltage range for tri-state



**Theory of Operation** 

Table 11 Timing Characteristics

| Parameter                                                | Symbol       |      | Values | ;    | Unit | Note / Test Condition |
|----------------------------------------------------------|--------------|------|--------|------|------|-----------------------|
|                                                          |              | Min. | Тур.   | Max. |      |                       |
| PWM tri-state to VSWH rising delay or VSWH falling delay | t_pts        | _    | 15     | -    | ns   |                       |
| VSWH Shutdown Hold-Off time                              | t_tsshd      | _    | 150    | _    |      |                       |
| PWM to VSWH turn-off propagation delay                   | t_pdlu       | _    | 20     | -    |      |                       |
| PWM to VSWH turn-on propagation delay                    | t_pdll       | _    | 20     | -    |      |                       |
| DR_EN turn-off propagation delay falling                 | t_pdl_DR_EN  | _    | 20     | -    |      |                       |
| DR_EN turn-on propagation delay rising                   | t_pdh_DR_EN  | _    | 20     | -    |      |                       |
| PWM minimum pulse width                                  | ton_min_PWM  | _    | 25     | _    |      |                       |
| PWM minimum off time                                     | toff_min_PWM | _    | 100    | _    |      |                       |

### 5 Theory of Operation

The TDA21310 incorporates a high performance gate driver, one high-side power MOSFET and one low-side power MOSFET in a single 32 pin LG-UIQFN-32-2 package. The advantages of this arrangement are found in the areas of increased performance, increased efficiency and lower overall package and layout inductance. This module is ideal for use in Synchronous Buck Regulators.

The power MOSFETs are optimized for 5 V gate drive enabling excellent high load and light load efficiency. The gate driver is a robust high-performance driver rated at the switching node for DC voltages ranging from -1 V to +16 V. The power density for transmitted power in a multiphase regulator of this approach can easily be higher than 40 W per phase within a 25 mm<sup>2</sup> area.

#### 5.1 Driver Characteristics

The gate driver of the TDA21310 has two input voltages, VCIN and VDRV. VCIN is the 5 V logic supply for the driver. VDRV sets the driving voltage for the high side and low side MOSFETs. The reference for the gate driver control circuit (VCIN) is CGND. To decouple the sensitive control circuitry (logic supply) from a noisy environment a ceramic capacitor must be placed between VCIN and CGND close to the pins. VDRV needs also to be decoupled using a ceramic capacitor (MLCC) between VDRV and PGND in close proximity to the pins. PGND serves as reference for the power circuitry including the driver output stage.

Referring to the Block Diagram page 7, VCIN is internally connected to the UVLO circuit. It will force shut-down for insufficient VCIN voltage. VDRV supplies the floating high-side drive – consisting of an active boot circuit - and the low-side drive circuit. A second UVLO circuitry, sensing the BOOT voltage level, is implemented to prevent false GH turn on during insufficient power supply level condition (BOOT cap charging/discharging sequence). During undervoltage both GH and GL are driven low actively; further passive pull-down (10 k $\Omega$ ) is placed across gate-source of both FETs.



**Theory of Operation** 



Figure 4 Internal Output Signal from UVLO Unit

### 5.2 Inputs to the Internal Control Circuits

The PWM is the control input to the IC from an external PWM controller and is compatible with 3.3 V.

The PWM input has tri-state functionality. When the voltage remains in the specified PWM-shutdown-window for at least the PWM-shutdown-holdoff time t\_tsshd, the operation will be suspended by keeping both MOSFET gate outputs low. Once left open, the pin is held internally at a level of  $V_{PWM_O} = 1.5 \text{ V}$  level.

Table 12 PWM Pin Functionality

| PWM logic level                         | Driver output       |  |
|-----------------------------------------|---------------------|--|
| Low                                     | GL= High, GH = Low  |  |
| High                                    | GL = Low, GH = High |  |
| Open (left floating, or high impedance) | GL = Low, GH = Low  |  |

Using a wide range VCIN power supply (from 4.5 V to 6 V) causes a shifting in the threshold voltages for the following parameters:  $V_{PMW\_O}$ ,  $V_{PWM\_H}$ ,  $V_{PWM\_L}$ . The typical behavior of these thresholds over VCIN voltage variation is shown in the following graph.



**Theory of Operation** 



Figure 5 Variation of PWM levels versus VCIN logic supply voltage

Attention: The VPWM\_S is also temperature dependent.

**VCIN** requires a minimum dv/dt of 300V/s in the vicinity of the UVLO threshold to prevent the driver logic from emitting any gate drive glitches.

The **DR\_EN** is an active high signal. When DR\_EN is pulled low, the power stage is disabled.

Table 13 DR\_EN Pin Functionality

| DR_EN logic level                       | Driver output             |  |
|-----------------------------------------|---------------------------|--|
| Low                                     | Shutdown : GL = GH = Low  |  |
| High                                    | Enable : GL = GH = Active |  |
| Open (left floating, or high impedance) | Shutdown : GL = GH = Low  |  |

#### 5.3 Shoot Through Protection

The TDA21310 driver includes gate drive functionality to protect against shoot through. In order to protect the power stage from overlap, both high-side and low-side MOSFETs being on at the same time, the adaptive control circuitry monitors specific voltages. When the PWM signal transitions to low, the high-side MOSFET will begin to turn off after the propagation delay time t\_pdlu. When V<sub>GS</sub> of the high-side MOSFET is discharged below 1 V (a threshold below which the high-side MOSFET is off), a secondary delay t\_pdhl is initiated. After that delay the low-side MOSFET turns on regardless of the state of the "VSWH" pin. It ensures that the converter can sink current efficiently and the bootstrap capacitor will be refreshed appropriately during each switching cycle. See Figure 8 for more detail.



### 6 Application

### 6.1 Implementation



Figure 6 Pin interconnection outline (transparent top view)

#### Note:

- 1. Pin PHASE is internally connected to VSWH node
- 2. It is recommended to place a RC filter between VCIN and VDRV as shown.
- 3. During power-up and down sequences, the PWM signal must be either low or tri-state (open voltage), but never high, in order to avoid uncontrolled output voltage.



### 6.2 Typical Application



Figure 7 Four-phase voltage regulator - typical application (simplified schematic)

**Gate Driver Timing Diagram** 



# 7 Gate Driver Timing Diagram



Figure 8 Adaptive gate driver timing diagram



Figure 9 DR\_EN timing diagram (PWM is assumed "high")



# 8 Performance Curves – Typical Data

Operating conditions (unless otherwise specified): VIN = +12 V, VCIN = VDRV = +5 V,  $L_{OUT}$ =150nH (Cooper, FPI0906R1-R15, DCR = 0.29 m $\Omega$ ) inductor,  $T_A$  = 25 °C, airflow = 300 LFM, no heatsink. Efficiency and power loss reported herein include only TDA21310 losses.

### 8.1 Temperature Rise



Figure 10 Temperature Rise over Output Current

Performance Curves - Typical Data

### 8.2 Driver Current versus Switchig Frequency



Figure 11 Driver Current over Switching Frequency in CCM Operation

Performance Curves - Typical Data

### 8.3 Efficiency and Power Loss versus Switching Frequency



Figure 12 Efficiency at VIN = 12 V, VCIN = VDRV = 5 V, VOUT = 1.82 V, Parameter: f<sub>sw</sub>



Figure 13 Power Loss at VIN = 12 V, VCIN = VDRV = 5 V, VOUT = 1.82 V, Parameter: f<sub>SW</sub>



### Performance Curves - Typical Data



Figure 14 Efficiency at VIN = 12 V, VCIN = VDRV = 5 V, VOUT = 1.218 V, Parameter: f<sub>SW</sub>



Figure 15 Power Loss at VIN = 12 V, VCIN = VDRV = 5 V, VOUT = 1.218 V, Parameter: f<sub>SW</sub>



# 9 Mechanical Drawing LG-UIQFN-32-2



| DIM | MILLIMETERS |      | INCHES      |       |
|-----|-------------|------|-------------|-------|
|     | MIN         | MAX  | MIN         | MAX   |
| Α   | 9           | 0.70 | <u> </u>    | 0.028 |
| A1  | =           | 0.05 | *           | 0.002 |
| b   | 0.20        | 0.30 | 0.008       | 0.012 |
| b1  | 0.65        | 0.85 | 0.026       | 0.033 |
| D   | 4.95        | 5.15 | 0.195       | 0.203 |
| D2  | 3.28        | 3.48 | 0.129       | 0.137 |
| е   | 0.50 (BSC)  |      | 0.020 (BSC) |       |
| e1  | 1.00 (BSC)  |      | 0.039 (BSC) |       |
| E   | 4.95        | 5.15 | 0.195       | 0.203 |
| E2  | 0.85        | 1.05 | 0.033       | 0.041 |
| E3  | 1.63        | 1.83 | 0.064       | 0.072 |
| K2  | 0.66        | 0.86 | 0.026       | 0.034 |
| K3  | 0.71        | 0.91 | 0.028       | 0.036 |
| K4  | 1.17        | 1.37 | 0.046       | 0.054 |
| K5  | 0.73        | 0.93 | 0.029       | 0.037 |
| K6  | 0.25        |      | 0.010       |       |
| K7  | 1.50        |      | 0.059       |       |
| L1  | 0.33        | 0.47 | 0.013       | 0.019 |
| L2  | 0.30        | 0.50 | 0.012       | 0.020 |



Figure 16 Mechanical dimensions



#### **Mechanical Drawing LG-UIQFN-32-2**



Figure 17 Stencil dimensions (in mm)

www.infineon.com

Published by Infineon Technologies AG

单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon Technologies(英飞凌)