# AW2028H 带音乐同步功能的 3 路呼吸灯控制器

## 特性

- 恒流驱动三路 LED 或单路 RGB
  - 最大输出电流 4 级全局可配: 9/18/37/75mA
  - 每路独立 256 级电流配置,1600 万色可配
- 256 级 PWM 控制实现淡进淡出, 12bit PWM 分辨率, 线性或指数调整可选
- 炫酷的音乐同步功能,亮度和色彩随音乐变化
  - 模拟音频输入 0~2.8Vpp
  - AGC 放大器,增益自动调节-12dB~+26dB
  - 8位 ADC 和数字滤波器
  - 多种音乐同步模式
    - ◆ 单色同步模式
    - ◆ 定时/随节奏切换颜色模式
    - ◆ BAR 模式
    - ◆ RGB 色彩同步模式
- 自主呼吸灯控制
  - 3 组独立的 Pattern 控制器
  - 呼吸时间参数、呼吸次数可配
  - 3组 Pattern 可依次或循环执行
- 快速 I<sup>2</sup>C 接口,设备地址为 65H,支持 1.8~3.3V
- SCL 引脚提供 Shut-down 控制
- 单电源供电, 2.4~5.5V
- 纤小的 1.2mmx1.2mmx0.37mm FC-QFN8L 封装

### 概要

彩同步模式。

AW2028H 是一款带音乐同步功能的 3 路 LED 驱动芯片,最大输出电流 4 级可选: 9mA/ 18mA/ 37mA/ 75mA,每路 LED 输出电流 256 级可配,可实现 1600 万种配色。256 级 PWM 亮度调节实现淡进淡出,12bit PWM 分辨率使得 AW2028H 在低亮度时也能保持均匀细腻的亮度渐变效果。AW2028H 集成了颜色自动切换的音乐同步功能。内置带 AGC 功能的模拟前置放大器和 ADC,模拟音频输入信号转换为数字信号后,经过数字滤波器进行处理,然后控制 LED 随音乐同步闪烁。有多

在 Shut Down 模式下,AW2028H 内部电路全部 关闭,功耗小于  $1\mu$ A; 在 Standby 模式下,AW2028H 仅  $I^2$ C 接口工作,功耗小于  $10\mu$ A。 采用单电源供电,工作电源范围为 2.4~5.5V。 支持快速  $I^2$ C 接口, $I^2$ C 地址为 65H,接口电压支持 1.8~3.3V。

种音乐同步模式可供选择,包括单色同步模式、定

时/随节奏切换颜色模式、BAR 模式以及 RGB 色

芯片采用纤小的 1.2mmx1.2mmx0.37mm FC-QFN8L 封装,占板面积小。

# 典型应用图





#### AW2028H 3 channel LED Driver with Audio Synchronization

#### **FEATURES**

- 3-channel constant current LED driver
  - 4- level I<sub>MAX</sub> selections: 9/18/37/75mA
  - 256 current levels setting for each LED
  - Supports 256\*256\*256 color-mixing
- 256-level PWM dimming, 12-bit PWM resolution
- Audio synchronization, both brightness and color change with audio input
  - Analog audio input range: 0~2.8Vpp
  - Pre-amplifier with AGC gain adjustable from -12dB to +26dB
  - 8bit ADC and digital processing
  - Multiple audio-sync effects selectable
- Automatic breathing light with flexible pattern configuration and running mode
  - three independent pattern controllers
  - pulses repeating, multiple colors alternative
  - multiple patterns running successively or cyclically
- 400kHz fast I<sup>2</sup>C interface , 1.8V ~ 3.3V
- Single power supply, 2.4V~5.5V
- Low power consumption
- FC-QFN8L 1.2mmx1.2mmx0.37mm package

#### **GENERAL DESCRIPTION**

AW2028H is three channels constant current LED driver with audio synchronization. The max output current is 4-level selectable among 9mA, 18mA, 37mA and 75mA. Each LED is 256 current levels configurable so as to achieve 256\*256\*256 color mixing. The 256-level dimming and 12 bits PWM resolution create fine and smooth dimming effect even in low brightness.

AW2028H integrates AGC preamplifier, ADC and digital filter to implement the audio synchronization, which allow user to synchronize the color LED with the audio input. The LED color can be programmed to switch periodically or vary directly with audio input signal. Multiple audio synchronization effects are configurable.

In shut down mode, AW2028H turn off all internal circuit and the consumption is less than  $1\mu A$ . In standby mode,  $I^2C$  interface works and the consumption is less than  $10\mu A$ .

The device requires only 2.4V~5.5V single power supply. An I<sup>2</sup>C compatible interface in 400kHz fast mode is provided, the device address is 65h.

AW2028H is available in a ultra-thin 8 pin FC-QFN 1.2mmx1.2mmx0.37mm package.

#### TYPICAL APPLICATION CIRCUIT



| FEATURES                                       | 2  |
|------------------------------------------------|----|
| GENERAL DESCRIPTION                            | 2  |
| PIN CONFIGURATION AND TOP MARK                 | 4  |
| PIN DEFINITION                                 | 4  |
| FUNCTIONAL BLOCK DIAGRAM                       | 5  |
| TYPICAL APPLICATION CIRCUITS                   | 5  |
| ORDERING INFORMATION                           | 7  |
| ABSOLUTE MAXIMUM RATING <sup>(NOTE 1)</sup>    | 7  |
| ELECTRICAL CHARACTERISTICS                     | 8  |
| I <sup>2</sup> C INTERFACE TIMING              | 10 |
| FUNCTIONAL DESCRIPTION                         | 11 |
| POWER_ON RESET  OPERATING MODE  SOFTWARE RESET | 11 |
| I <sup>2</sup> C INTERFACE                     | 12 |
| LED DRIVERLED CONTROL                          |    |
| AUDIO SYNCHRONIZATION MODE                     |    |
| PATTERN CONTROL MODE                           |    |
| MANUAL CONTROL MODE  REGISTER DESCRIPTION      |    |
|                                                |    |
| REGISTER LIST DETAILED L REGISTER DESCRIPTION  |    |
| TAPE AND REEL INFORMATION                      | 35 |
| CARRIER TAPE                                   | 35 |
| PIN1 DIRECTION                                 |    |
| PACKAGE DESCRIPTION                            | 37 |
| RECOMMENDED LAND PATTERN                       | 37 |
| DISCI AIMED                                    | 20 |

### PIN CONFIGURATION AND TOP MARK

### AW2028HFCR TOP VIEW



### AW2028HFCR MARKING



### **PIN DEFINITION**

| No. | NAME     | DESCRIPTION                                       |  |
|-----|----------|---------------------------------------------------|--|
| 1   | SCL      | Serial Clock Input for I <sup>2</sup> C Interface |  |
| 2   | SDA      | Serial Data I/O for I <sup>2</sup> C Interface    |  |
| 3   | GND      | GND                                               |  |
| 4   | AUDIO_IN | Analog Audio Signal Input                         |  |
| 5   | VBAT     | Power Supply (2.4V-5.5V)                          |  |
| 6   | LED3     | LED3 Cathode Driver, anode connected to VBAT      |  |
| 7   | LED2     | LED2 Cathode Driver, anode connected to VBAT      |  |
| 8   | LED1     | LED1 Cathode Driver, anode connected to VBAT      |  |

### **FUNCTIONAL BLOCK DIAGRAM**



#### **TYPICAL APPLICATION CIRCUITS**



Figure 1. Typical Application Circuits





Figure 2. High Contrast Application Circuits

AW2028H has 2 kinds of application circuits. Figure 1 shows the typical application and the audio signal is from the headphone with RC low pass filter. Figure 2 shows the high contrast application. The audio signal is from audio power amplifier AW8738 or headphone with AW8090 exponential enlarging circuit. The LED light has higher contrast with level of audio amplitude.

### **ORDERING INFORMATION**

| Part Number | Temperature | Package                         | Marking    | Delivery Form |
|-------------|-------------|---------------------------------|------------|---------------|
| AW2028HFCR  | -40℃~85℃    | 1.2mm×1.2mm×0.37mm<br>FC-QFN-8L | 28H<br>XXX | Tape and Reel |



# ABSOLUTE MAXIMUM RATING(NOTE 1)

| PARAMETERS                                     |                               | RANGE         |  |  |
|------------------------------------------------|-------------------------------|---------------|--|--|
| Supply voltage rang                            | ge V <sub>BAT</sub>           | -0.3V to 6.0V |  |  |
|                                                | SCL, SDA,                     | -0.3V to 6.0V |  |  |
| Input voltage range                            | AUDIO_IN                      | -0.3V to 6.0V |  |  |
|                                                | LED1~LED3                     | -0.3V to 6.0V |  |  |
| Junction-to-ambient therma                     | ıl resistance θ <sub>JA</sub> | 122℃/W        |  |  |
| Operating free-air temperature range           |                               | -40°C to 85°C |  |  |
| Maximum Junction temperature T <sub>JMAX</sub> |                               | 150 °C        |  |  |
| Storage temperatur                             | e T <sub>STG</sub>            | -55℃ to 125℃  |  |  |
| Lead Temperature (Solderin                     | ng 10 Seconds)                | 260℃          |  |  |
| ESD <sup>(NOTE 2)</sup>                        |                               |               |  |  |
| HBM (human body model)                         |                               | 8000V         |  |  |
|                                                | Latch-up                      |               |  |  |
| Test Condition: JEDEC STANDARD N               | IO.78B DECEMBER 2008          | 500mA         |  |  |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

NOTE2: The human body model is a 100pF capacitor discharged through a 1.5k $\Omega$  resistor into each pin. Test method: MIL-STD-883G Method 3015.7

### **ELECTRICAL CHARACTERISTICS**

 $V_{BAT}$ =3.8V,  $T_A$ =25 °tor typical values (unless otherwise noted)

| Symbol                   | Description                          | Test Conditions                                                                                                                      | Min | Тур | Max | Units |
|--------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Power sup                | oply                                 |                                                                                                                                      |     |     |     |       |
| $V_{BAT}$                | Input operating voltage              | -                                                                                                                                    | 2.4 |     | 5.5 | V     |
| I <sub>SHUTDOWN</sub>    | Current in Shutdown mode             | SCL/ SDA =0V<br>(over 130ms)                                                                                                         |     | 0.1 | 1   | μА    |
| I <sub>STANDBY</sub>     | Current in Standby mode              | SCL/SDA=1.8V                                                                                                                         |     | 5   | 10  | μА    |
| IQ                       | Quiescent Current in Active mode     | register CHIPEN=1 all LED off                                                                                                        |     | 80  | 100 | μА    |
|                          |                                      | All channel set to 18mA                                                                                                              |     | 415 |     |       |
|                          |                                      | LED1 set to 18mA<br>LED2,LED3 off                                                                                                    |     | 228 |     |       |
| I <sub>ACTIVE</sub>      | Current in Active mode               | All channel set to 18mA $T_{RISE}=2.1s, T_{ON}=0.04s$ $T_{FALL}=2.1s, T_{OFF}=1s$                                                    |     | 150 |     | μА    |
|                          |                                      | LED1 set to 18mA<br>LED2,LED3 off<br>T <sub>RISE</sub> =2.1s,T <sub>ON</sub> =0.04s<br>T <sub>FALL</sub> =2.1s, T <sub>OFF</sub> =1s |     | 111 |     |       |
| Digital Log              | gical Interface                      |                                                                                                                                      |     | •   | •   |       |
| V <sub>IL</sub>          | Logic input low level                | SDA,SCL                                                                                                                              |     |     | 0.4 | V     |
| V <sub>IH</sub>          | Logic input high level               | SDA,SCL                                                                                                                              | 1.3 |     |     | V     |
| I <sub>IL</sub>          | Low level input current              | SDA,SCL                                                                                                                              |     | 5   |     | nA    |
| I <sub>IH</sub>          | High level input current             | SDA,SCL                                                                                                                              |     | 5   |     | nA    |
| $V_{OL}$                 | Logic output low level               | SDA, I <sub>OUT</sub> =3mA                                                                                                           |     |     | 0.4 | V     |
| IL                       | Output leakage current               | SDA open drain                                                                                                                       |     |     | 1   | nA    |
| I <sup>2</sup> C Interfa | ce                                   |                                                                                                                                      |     |     |     |       |
| F <sub>SCL</sub>         | I <sup>2</sup> C-BUS clock frequency |                                                                                                                                      |     |     | 400 | kHz   |
| т                        | SCL deglitch time                    |                                                                                                                                      |     | 200 |     | ns    |
| T <sub>Deglitch</sub>    | SDA deglitch time                    |                                                                                                                                      |     | 250 |     | ns    |
| LED Drive                | r                                    |                                                                                                                                      |     |     |     |       |
| I <sub>ACC</sub>         | Current accuracy                     | I <sub>LED</sub> =37.3mA                                                                                                             | -5% |     | +5% | mA    |
| I <sub>MATCH</sub>       | Matching accuracy                    | I <sub>LED</sub> =37.3mA                                                                                                             | -5% |     | +5% | mA    |
| V <sub>drop</sub>        | Dropout voltage                      | I <sub>LED</sub> =37.3mA                                                                                                             |     | 60  |     | mV    |
|                          |                                      | •                                                                                                                                    |     |     | •   | •     |



| E                   | DIA/M fraguency | Register PWM_F=0 | 115 | 122 | 128 | Hz |
|---------------------|-----------------|------------------|-----|-----|-----|----|
| F <sub>PWM</sub> PV | F WWW Hequency  | Register PWM_F=1 | 230 | 244 | 256 | Hz |

NOTE5: The value is tested in default configuration.

# I<sup>2</sup>C INTERFACE TIMING

|                       | Parameter Name                            |     | Min | Тур | Max | Units |
|-----------------------|-------------------------------------------|-----|-----|-----|-----|-------|
| F <sub>SCL</sub>      | Interface Clock frequency                 |     |     |     | 400 | kHz   |
| _                     | Double haire                              | SCL |     | 200 |     | ns    |
| T <sub>DEGLITCH</sub> |                                           | SDA |     | 250 |     | ns    |
| T <sub>HD:STA</sub>   | (Repeat-start) Start condition hold time  |     | 0.6 |     |     | μs    |
| T <sub>LOW</sub>      | Low level width of SCL                    |     | 1.3 |     |     | μs    |
| T <sub>HIGH</sub>     | High level width of SCL                   |     | 0.6 |     |     | μs    |
| T <sub>SU:STA</sub>   | (Repeat-start) Start condition setup time |     | 0.6 |     |     | μs    |
| T <sub>HD:DAT</sub>   | Data hold time                            |     | 0   |     |     | μs    |
| T <sub>SU:DAT</sub>   | Data setup time                           |     | 0.1 |     |     | μs    |
| T <sub>R</sub>        | Rising time of SDA and SCL                |     |     |     | 0.3 | μs    |
| T <sub>F</sub>        | Falling time of SDA and SCL               |     |     |     | 0.3 | μs    |
| T <sub>SU:STO</sub>   | Stop condition setup time                 |     | 0.6 |     |     | μs    |
| T <sub>BUF</sub>      | Time between start and stop condition     |     | 1.3 |     |     | μs    |





#### **FUNCTIONAL DESCRIPTION**

#### POWER\_ON RESET

AW2028H provides a power-on reset feature that is controlled by VBAT supply voltage. When the VBAT supply voltage rises from 0V to 2.4V, the internal LDO starts to work. The reset signal will be generated to perform a power-on reset operation, which will reset all control circuits and configuration register until the internal power voltage become stable.

The status bit STATUS.PUIS (register: 0x02 bit4) will be set to 1 when power-on reset operation occurs, which will be cleared by a read operation of STATUS register. Usually the STATUS.PUIS bit can be used to check whether a unexpected power-on event has taken place.

#### **OPERATING MODE**

In AW2028H, pin SCL provides power down control. There are three work modes available: Shut-down, Standby and Active mode.



Figure 3. AW2028H operating mode transition

#### Shut-down Mode

AW2028H enters into the shut-down mode when SCL level is pulled to low for over 130ms (prevents system against wrong resets caused by electromagnetically influences)

In shut-down mode, AW2028H will reset all internal circuits and configuration register, all blocks inside AW2028H are basically switched off except the power on reset circuit and the SCL level detect circuit, and the current consumption is very low ( $<1\mu A$ ).

#### Standby Mode

AW2028H enters into standby mode when SCL level is pulled high from shut-down mode. In standby mode, only part of internal circuit can work, the OSC still keep closed so that there is not internal clock, the LDO operates in low power state, and the current consumption is less than  $10\mu$ A.

In stand-by mode, the I<sup>2</sup>C interface is accessible, but only registers RSTIDR and GCR can be operated.

#### Active mode

When bit CHIPEN of GCR register is set to 1, AW2028H enters into active mode.

In active mode, the internal OSC starts to work to provide clock signal. User can configure the device to produce the pre-defined pattern lighting effects in pattern mode, output the audio-related lighting effect in audio synchronization mode, or turn each LED on or off directly.

When PWM level is low in active mode, only the timer module works and the consumption is about 80uA(IQ). So

August 2015 V1.0

the average consumption of active mode is every low.



Figure 4. AW2028H consumption in active mode

Refer the following detailed formula (LED1/LED2/LED3 on)

$$I_{ACTIVE} = (I_{F} - I_{Q}) * \frac{(T_{RISE} + T_{FALL}) * 25\% + T_{ON}}{T_{RISE} + T_{ON} + T_{FALL} + T_{OFF}} + I_{Q}$$

| IMAX           | 9mA   | 18mA  | 37mA  | 75mA   |
|----------------|-------|-------|-------|--------|
| I <sub>F</sub> | 295µA | 415µA | 655µA | 1140µA |
| IQ             | 80μΑ  | 80μΑ  | 80μΑ  | 80μΑ   |

#### SOFTWARE RESET

Writing 0x55 to register RSTIDR (register: 0x00) via I<sup>2</sup>C interface will reset the AW2028H internal circuits and all configuration registers.

#### I<sup>2</sup>C INTERFACE

AW2028H supports the I<sup>2</sup>C serial bus and data transmission protocol in fast mode at 400 KHz. AW2028H operates as a slave on the I<sup>2</sup>C bus. Connections to the bus are made via the open-drain I/O pins SCL and SDA. The pull-up resistor can be selected in the range of  $1k\sim10k\Omega$  and the typical value is  $4.7k\Omega$ . AW2028H can support different high level ( $1.8V\sim3.3V$ ) of this I<sup>2</sup>C interface.

#### **Device Address**

The I<sup>2</sup>C device address (7-bit) of AW2028H is 0x65, followed by the R/W bit (Read=1/Write=0).

#### Data Validation

When SCL is high level, SDA level must be constant. SDA can be changed only when SCL is low level.



Figure 5. Data Validation Diagram

### I2C Start/Stop

I<sup>2</sup>C start: SDA changes form high level to low level when SCL is high level.

I<sup>2</sup>C stop: SDA changes form low level to high level when SCL is high level.



Figure 6. I<sup>2</sup>C Start/Stop Condition Timing

#### ACK (Acknowledgement)

ACK means the successful transfer of I<sup>2</sup>C bus data. After master sends 8bits data, SDA must be released; SDA is pulled to GND by slave device when slave acknowledges.

When master reads, slave device sends 8bit data, releases the SDA and waits for ACK from master. If ACK is send and I<sup>2</sup>C stop is not send by master, slave device sends the next data. If ACK is not send by master, slave device stops to send data and waits for I<sup>2</sup>C stop.



Figure 7. I<sup>2</sup>C ACK Timing

#### Write Cycle

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock (SCL). Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol allows a single data line to transfer both command/control information and data using the synchronous serial clock.

Each data transaction is composed of a Start Condition, a number of byte transfers (set by the software) and a Stop Condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow.

In a write process, the following steps should be followed:

- Master device generates START condition. The "START" signal is generated by lowering the SDA signal while the SCL signal is high.
- b) Master device sends slave address (7-bit) and the data direction bit (r/w = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.

- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master sends data byte to be written to the addressed register
- g) Slave sends acknowledge signal
- h) If master will send further data bytes the control register address will be incremented by one after acknowledge signal (repeat step 6, 7)
- i) Master generates STOP condition to indicate write cycle end



Figure 8. I<sup>2</sup>C Write Byte Cycle

#### Read Cycle

In a read cycle, the following steps should be followed:

- a) Master device generates START condition
- b) Master device sends slave address (7-bit) and the data direction bit (r/w = 0).
- c) Slave device sends acknowledge signal if the slave address is correct.
- d) Master sends control register address (8-bit)
- e) Slave sends acknowledge signal
- f) Master generates STOP condition followed with START condition or REPEAT START condition
- g) Master device sends slave address (7-bit) and the data direction bit (r/w = 1).
- h) Slave device sends acknowledge signal if the slave address is correct.
- i) Slave sends data byte from addressed register.
- j) If the master device sends acknowledge signal, the slave device will increase the control register address by one, then send the next data from the new addressed register.
- k) If the master device generates STOP condition, the read cycle is ended.





Figure 9. I<sup>2</sup>C Read Byte Cycle

#### **LED DRIVER**

AW2028H has three LED drivers to drive one RGB LED or three single-color LEDs. Each LED is driven by common-anode mode constant current source with duty cycle controlled by PWM. Both current and PWM can be configured via I<sup>2</sup>C interface.

#### **LED Current**

Globally, the maximum output current for three LEDs is 4-level selectable among 9mA, 18mA, 37mA and 75mA via register IMAX (register: 0x03). In general, IMAX is used to set the max brightness of LED output.

For each LED, there is 256 current levels configurable via 8-bit register groups ILEDx\_y (x=1~3, y=1~4). So in RGB application it is possible to combine into 256x256x256 color-mixing schemes totally to achieve so-called true-color effect.

Generally the current level register is used to form specified LED color for RGB application. AW2028H has 4 groups pre-defined current registers capable of forming 4 dedicated colors in true-color pattern scheme, in which up to 4 pre-defined colors can be configured to represent 4 kinds of message, more than one color can flash one by one successively in the same pattern when it's necessary to transmit more than one messages.

#### **PWM Dimming Control**

In AW2028H, each LED current source is gated by a 256-level, 12bit resolution PWM signal to create fine dimming effect.

Each LED has a 8 bit PWM register PWMx (register: 0x1c, 0x1d, 0x1e) to control the duty cycle of constant current source. The ramp up and down are automatically implemented by PWM duty continuously adjusted to form a smooth LED current transition between ON and OFF state. The ramp slope, for rise and fall, are separately set via configuring the bit4~bit7 in pattern registers PATx\_1 and PATx\_2.

The ramping can be configured as linear and logarithmic curve by setting bit0~1 (PWMEXP) in register LEDCTR (register 0x08).

#### **LED Control**

Each LED of AW2028H can be independently configured to work or not via control bit LEDxEN.

- LEDxEN = 0, LEDx channel is disabled and no current output.
- LEDxEN = 1, LEDx channel is enabled to output lighting effect in different work mode.

By register configuration, AW2028H provides three types of LED control modes:

- Audio synchronization



The LED lighting effect is synchronized with the analog audio input on pin AUDIO\_IN, there are several audio synchronization mode available for selection.

- Pattern control mode.

AW2028H contains three independent pattern controller and three groups of pattern parameter register to generate user-defined breathing lighting effect. In RGB application, one pattern controller control 3 LED simultaneously to produce true-color breathing lighting, and three groups of pattern parameter can be executed successively or cyclically. For LED-independent application, three pattern controller are allocated to three different LEDs respectively, each operates with individual pattern parameter, user can start or stop each pattern independently.

Manual control mode.

User directly sets the brightness level of each LED by configuring relative current level register and PWM level register via I<sup>2</sup>C interface. Usually it's recommended to modify the PWM level to set on or off. For each variation of PWM level register, the smoothly ramping effect is supported by setting FADE\_IN bit and/or FADE\_OUT bit in register LCFGx (x=1~3).

### **Audio Synchronization Mode**

When AUDCTR.AUDEN (register: 0x40 bit0) is 1, the integrated audio synchronization block is enabled, which creates lighting effect depending on the audio signal amplitude connected to pin AUDIO\_IN. The AS1, AS2, AS3 in AUDSEL (register:0x41, bit2~bit0) decide whether LEDx output the audio synchronous lighting, and AUDSEL must be set to 0x07 for color RGB LED application.

The block diagram of audio signal path is shown in the Figure below.



Figure 10. AW2028H Audio Synchronization Block

The analogue audio signal is coupled into the pin AUDIO\_IN with an external DC blocking capacitor. The integrated audio pre-amplifier with automatic gain control (AGC) attenuates or amplifies the input signal to avoid clipping inside the signal processing path and furthermore increases the dynamic range of the signal when audio input signal is very small.

When AUDCTR.AGCEN (register: 0x40 bit1) is 0, AGC function is disable, the gain of pre-amplifier is defined by AGCGAIN (register: 0x43) register, and no auto gain adjustment involved. When bit AGCEN is set to 1, AGCGAIN register only determine the initial gain of pre-amplifier, and the actual gain will be dynamically adjusted in terms of the amplitude of analogue audio input signal. The AGC gain adjustment range is -12dB ~ +26dB, the GAINMAX register limits the maximum gain level that AGC can achieve, by default the value of GAIN MAX is 31, corresponds to +26dB.

The integrated ADC transforms the buffered analogue audio signal into 8bit digital signal, which then is sent to digital filter for peak detection. The parameter of digital filter can be configured by register AUDFILT (register: 0x45), the attack time and release time of peak filter can be set independently.

The filtered data is finally sent to LED mode controller unit to create lighting effect. Various settings for the controller unit allow user to define different fancy blinking effect, the output of the controller directly links to the constant current sources of 3 LED output so as to implement brightness synchronized with audio.

In audio synchronization mode, the PWM level is used to specify the color output of RGB LED, which may be fixed, or varying periodically, or auto switching when input audio signal cross zero.

There are six types of audio synchronization effect can be selected by AUDCTR.SYNC\_MD (register: 0x40, bit5~3).



- SYNC\_MD = 000, parallel mode with single color
   The brightness of all LED is controlled by audio signal amplitude simultaneously. The color is defined by register PWM1/PWM2/PWM3, 256\*256\*256 mixed colors is available via different register setting.
- 2. SYNC\_MD = 001, parallel mode with color switch periodically
  The brightness of all LED is controlled by audio signal amplitude simultaneously. Six pre-defined colors (red
   green blue yellow cyan purple) switch regularly and the switching period is configured by AUDTIM
  (register: 0x49).
- 3. SYNC\_MD = 010, parallel mode with color switch on signal cross-zero

  The brightness of all LED is controlled by audio signal amplitude simultaneously. Six pre-defined colors switching occurs only when the audio input signal is cross zero.
- 4. SYNC\_MD = 011, parallel mode with color switch both on timing and signal cross-zero

  The brightness of all LED is controlled by audio signal amplitude simultaneously. Six pre-defined colors switch when the audio signal is cross zero or the time defined by register AU TIMER has passed by.
- 5. SYNC\_MD = 100, Bar mode
  Three LEDs turn on successively and turn off reversely according to the audio signal amplitude.





Figure 11. Parallel mode and Bar Mode of Audio synchronization

6. SYNC\_MD = 101, RGB switch mode
The color and brightness are both controlled by audio signal amplitude.



Figure 12. RGB Switch Mode of Audio synchronization



#### **Pattern Control Mode**

#### **Breathing Lighting Control**

When register bit LCFGx.LEDMD (register: 0x04, 0x05, 0x06 bit0) is set to 1, the corresponding LEDx operates in pattern mode.

User should configure the related pattern parameter registers according to actual timing requirements via I<sup>2</sup>C interface before starting pattern. The repeating times of pattern is configurable also, which may be 1~ 2048 or infinite according to setting of register PATx\_T5 (x=1~4).

#### Single Pulse mode

Basically one pattern contains only one blink, it's called as single pulse mode. In single pulse mode, the pattern parameters includes delay time, rise time, on time, fall time, off time and repeat times can be set by corresponding configuration registers (PATx\_T1~T5), The meanings of basic single-pulse pattern parameters are shown in Figure and table below.



Figure 13. Basic single-pulse pattern parameter definition

| Symbol             | Parameters                     | Min  | Тур | Max | Unit |
|--------------------|--------------------------------|------|-----|-----|------|
| T <sub>DELAY</sub> | Delay time until pattern start | 0    |     | 8   | S    |
| T <sub>RISE</sub>  | Rise time for dimming up       | 0    |     | 8   | S    |
| T <sub>ON</sub>    | On time                        | 0.04 |     | 8   | S    |
| T <sub>FALL</sub>  | Fall time for dimming down     | 0    |     | 8   | S    |
| T <sub>OFF</sub>   | Off time                       | 0.04 |     | 8   | S    |

#### Multi-pulse mode

A serial fast pulse blinking can be used to transmit message different from that carried by single pulse. In multi-pulse mode, up to 4 pulses are allowed during one color blinking. Besides the basic timing parameter defined in single-pulse mode, there are 2 additional parameter need to be set:

The number of multi-pulse is defined by setting bit4~5 (MPULSE) in register PATx\_T4 (register: 0x33/0x38/0x3D), the actual blinking times is MPULSE+1.

The interval time between two adjacent pulses is defined by  $T_{SLOT}$ , bit5~7 in PATx\_T4 (register: 0x32/0x37/0x3C).

| Symbol | Parameter                          | Min | Тур | Max   | Unit |
|--------|------------------------------------|-----|-----|-------|------|
| TSLOT  | Pause time between multiple pulses | 0   |     | 1.024 | S    |



Figure 14. Multi-pulse pattern parameter definition

An example of multi-pulse pattern is shown below:



Figure 15. Multi-pulse pattern parameter definition

#### Multi-color mode

Blinking with multiple different colors is allowed in one pattern period in RGB LED application, if different color is expected to carry different message.

In AW2028H, the LED color is defined by LED current configure register ILEDx\_y (x=1~3, y=1~4), there are 4 RGB current combination to generate 4 pre-defined colors for display. More than one of the 4 pre-defined colors can be chosen by setting CE1~CE4, bit0~bit3 in PATx\_T4 (register:x32/0x37/0x3C), when CEx is set to 1, the color #x is allow to be displayed in current pattern.

If the color setting on CE1~CE4 is modified during current pattern is running, the updating of new color setting will not occur until present pattern period is over.

If both multi-pulse and multi-color is enabled simultaneously, every selected color will blink specified times before switching to another color, and the display order of color is always from color #1 to color #4.

An example of 4-color /single-pulse pattern is shown below, in which the CE1~CE4 are changed twice during pattern is running.



Figure 16. Example of multi-color mode and color scheme modification

#### True -color Breathing Lighting

In true-color breathing lighting application, the LEDMD, bit0 in LCFGx (register: 0x04, 0x05, 0x06), and the SYNC, bit3 in LEDCTR (register: 0x08 bit3) should be set to 1, three LED output share the same pattern controller to generate PWM dimming simultaneously. Multi-pulse, multi-color and multi-pattern modes are supported fully in this mode.

The RGB color is defined by LED current setting register ILEDx\_y (x=1~3, y=1~4), there are 4 RGB current combination to generate 4 pre-defined color for display.

In true-color mode (SYNC=1), 3 groups of pattern timer parameters could be applied to defined 3 different breathing lighting effects, which can be executed successively or keep looping forever, without external processor involved to control every pattern switching. For each pattern, if PATx\_T4.SW (register: 0x33, 0x38, 0x3E) is set to 1, the next pattern parameter will be loaded and started automatically after current pattern has finished.

The following table gives the current, pattern and the start/stop control source for each LED channel in true-color pattern mode.

| Channel | Current Configuration<br>Register | Pattern used | Pattern Start                   | Pattern Stop                    |
|---------|-----------------------------------|--------------|---------------------------------|---------------------------------|
| LED1    | ILED1_y                           | pattern #1,  | Write 1 to register             | Write 1 to register             |
| LED2    | ILED2_y                           | pattern #2,  | Write 1 to register PATRUN bit0 | Write 1 to register PATRUN bit4 |
| LED3    | ILED3_y                           | pattern #3   | PATRON BILU                     | PATRON DIL4                     |

Note: Y=1~4, denotes 4 pre-defined color code ( color #1, color #2, color #3 and color #4).

The following figure is an example of single pulse and color pattern repeating in true-color pattern mode.



Figure 17. Example of single-pulse/single-color true-color pattern

The following figure is an example of multi pulse and multi color pattern repeating in true-color pattern mode.



Figure 18. Example of multi-pulse/multi-color true-color pattern

The following figure is another example of three patterns running successively in true-color pattern mode.



Figure 19. Example of 3 patterns running successively in true-color mode

#### Individual Breathing Lighting

In some application where three LED need blinking individually. When register bit LCFGx.LEDMD (register: 0x04, 0x05, 0x06 bit0) is set to 1, the corresponding LEDx operates in pattern mode. If register bit LEDCTR.SYNC (register: 0x08 bit3) is 0, all pattern run in individually. In this mode, the 3 internal pattern controllers and 3 groups of pattern parameters are distributed to 3 LED channel respectively. Each LED can be controlled independently to blink according to its own pattern definition.

In this mode, multi-pulse pattern is supported, but multi-color is not supported, the bits CE1~CE4 in register PATx\_T4 are ignored. Only registers ILEDx\_1 is active for LED current setting, the other register including ILEDx\_2, ILEDx\_3 and ILEDx\_4 are all useless.

The following table gives the current, pattern parameter and the start/stop control source selection for each LED channel in individual breathing lighting mode.

| Channel | Current Setting Register | Pattern used | Pattern Start          | Pattern Stop           |
|---------|--------------------------|--------------|------------------------|------------------------|
| LED1    | ILED1_1 (register: 0x10) | pattern #1   | write 1 to PATRUN bit0 | write 1 to PATRUN bit4 |
| LED2    | ILED2_1 (register: 0x11) | pattern #2   | write 1 to PATRUN bit1 | write 1 to PATRUN bit5 |
| LED3    | ILED3_1 (register: 0x12) | pattern #3   | write 1 to PATRUN bit2 | write 1 to PATRUN bit6 |

The following figure shows an example of 3 patterns run individually with different pattern parameters.



Figure 20. Example of Individual Pattern Mode

#### **Manual Control Mode**

When control bit LCFGx.LEDMD (register: 0x04, 0x05, 0x06 bit0) is set to 0, the corresponding LEDx is work in manual control mode.

In manual control mode, the LED lighting effects including color-mixed and brightness is directly configured by setting current/ PWM level register via I<sup>2</sup>C interface.

When LEDCTR.SYNC (register: 0x08, bit3) is set to 0, three LED are controlled individually, the PWM level and current for each is defined by PWM1/PWM2/PWM3 (register: 0x1C/0x1D/0x1E) and ILEDx\_1 (register 0x10/0x11/0x12) respectively.

When LEDCTR.SYNC (register: 0x08, bit3) is set to 1, the output currents of three LED are defined by register ILEDx\_1 respectively, but their PWM level are determined commonly by register PWM1. So user can change the brightness of all LED simultaneously by modifying the value of register PWM1 only.

| Channel | Current | Bright | ness   | $T_{RISE}$ and $T_{FALL}$ time |            |  |
|---------|---------|--------|--------|--------------------------------|------------|--|
| Charmer | Current | SYNC=0 | SYNC=1 | SYNC=0                         | SYNC=1     |  |
| LED1    | ILED1_1 | PWM1   |        | PAT1_T1/T2                     |            |  |
| LED2    | ILED2_1 | PWM2   | PWM1   | PAT2_T1/T2                     | PAT1_T1/T2 |  |
| LED3    | ILED3_1 | PWM3   |        | PAT3_T1/T2                     |            |  |

In manual control mode, auto dimming is supported. If LCFGx.FADE\_OUT (register: 0x04, 0x05 0x06 bit2) is set to 1, automatic fade-out is enabled. If LCFGx.FADE\_IN (register: 0x04, 0x05, 0x06 bit2) is set to 1, automatic fade-in is enabled. If a new value is set on PWMx register and auto dimming is enabled, the brightness of LED output ramp up/down smoothly, with its  $T_{RISE}$  and  $T_{FALL}$  time defined by corresponding pattern configuration (PATx\_T1 and PATx\_T2).



Figure 21. Manual Control Mode



### **REGISTER DESCRIPTION**

### **REGISTER LIST**

| Addr<br>(Hex) | Name               | W/R      | 7       | 6                             | 5     | 4        | 3                    | 2               | 1            | 0            |  |
|---------------|--------------------|----------|---------|-------------------------------|-------|----------|----------------------|-----------------|--------------|--------------|--|
| 00            | RSTIDR             | R        | 1       | 0                             | 1     | 1        | 0                    | 0               | 0            | 1            |  |
| 01            | GCR                | WR       | '       | 0                             |       |          | · ·                  | PWM_F           | -            | CHIPEN       |  |
| 02            | STATUS             | R        |         |                               |       | PUIS     | -                    | LS2             | LS1          | LS0          |  |
| 03            | IMAX               | WR       |         |                               |       |          | -                    | -               |              | AX           |  |
| 04            | LCFG1              | WR       | -       | -                             | -     | -        |                      | FADE_OUT        | FADE_IN      | LEDMD        |  |
| 05            | LCFG2              | WR       | -       | -                             | -     | -        |                      | FADE_OUT        | FADE_IN      | LEDMD        |  |
| 06            | LCFG3              | WR       | -       | -                             | -     | -        |                      | FADE_OUT        | FADE_IN      | LEDMD        |  |
| 07            | LEDEN              | WR       |         | -                             | -     | -        | -                    | LED3EN          | LED2EN       | LED1EN       |  |
| 08            | LEDCTR             | WR       |         |                               | -     | -        | SYNC                 | -               | PWN          |              |  |
| 09            | PATRUN             | WR       | -       | STOP3                         | STOP2 | STOP1    | -                    | RUN3            | RUN2         | RUN1         |  |
| 10            | ILED1_1            | WR       |         |                               |       |          | D1_1                 |                 |              |              |  |
| 11            | ILED2_1            | WR       |         |                               |       |          | D2_1                 |                 |              |              |  |
| 12            | ILED3_1            | WR       |         |                               |       | ILE      | D3_1                 |                 |              |              |  |
| 13            | ILED1_2            | WR       |         |                               |       | ILE      | D1_2                 |                 |              |              |  |
| 14            | ILED2_2            | WR       |         |                               |       | <u> </u> | D2_2                 |                 |              |              |  |
| 15            | ILED3_2            | WR       |         |                               |       |          | D3_2                 |                 |              |              |  |
| 16            | ILED1_3            | WR       |         | ILED1_3                       |       |          |                      |                 |              |              |  |
| 17            | ILED2_3            | WR       |         | ILED2_3                       |       |          |                      |                 |              |              |  |
| 18<br>19      | ILED3_3<br>ILED1_4 | WR<br>WR |         | ILED3_3<br>ILED1_4            |       |          |                      |                 |              |              |  |
| 19<br>1A      | ILED1_4<br>ILED2_4 | WR       |         |                               |       |          | D1 <u>_4</u><br>D2_4 |                 |              |              |  |
| 1B            | ILED2_4<br>ILED3_4 | WR       |         |                               |       |          | D2 <u>_4</u><br>D3_4 |                 |              |              |  |
| 1C            | PWM1               | WR       |         |                               |       |          | VM1                  |                 |              |              |  |
| 1D            | PWM2               | WR       |         |                               |       |          | VM2                  |                 |              |              |  |
| 1E            | PWM3               | WR       |         |                               |       |          | VM3                  |                 |              |              |  |
| 30            | PAT1_T1            | WR       |         | TRIS                          | SF    |          | VIVIO                | TC              | )N           |              |  |
| 31            | PAT1_T2            | WR       |         | TFA                           |       |          |                      | TO              |              |              |  |
| 32            | PAT1_T3            | WR       |         | TSL                           |       |          |                      | TDE             |              |              |  |
| 33            | PAT1_T4            | WR       | PATCTR  | PATSW                         |       | ULSE     | CE4                  | CE3             | CE2          | CE1          |  |
| 34            | PAT1_T5            | WR       |         |                               |       | REI      | PTIM                 |                 |              |              |  |
| 35            | PAT2_T1            | WR       |         | TRIS                          | SE    |          |                      | TC              | N            |              |  |
| 36            | PAT2_T2            | WR       |         | TFA                           |       |          |                      | TO              | FF           |              |  |
| 37            | PAT2_T3            | WR       |         | TSL(                          |       |          |                      | TDE             |              |              |  |
| 38            | PAT2_T4            | WR       | PATCTR  | PATSW                         | MP    | ULSE     | CE4                  | CE3             | CE2          | CE1          |  |
| 39            | PAT2_T5            | WR       |         |                               |       | REI      | PTIM                 |                 |              |              |  |
| 3A            | PAT3_T1            | WR       |         | TRIS                          |       |          |                      | TC              |              |              |  |
| 3B            | PAT3_T2            | WR       |         | TFA                           | LL    |          |                      | TO              |              |              |  |
| 3C            | PAT3_T3            | WR       | DATOTO  | - DATOM                       | 1.75  | LII CE   | 054                  | TDE             |              | 054          |  |
| 3D            | PAT3_T4            | WR       | PATCTR  | PATSW                         | MP    | ULSE     | CE4                  | CE3             | CE2          | CE1          |  |
| 3E            | PAT3_T5            | WR       | DUEDVOC | DDECLIC                       |       |          | PTIM                 | TDACKDIC        | ACCEN        | ALIDENI      |  |
| 40            | AUDCTR<br>AUDSEL   | WR<br>WR | BUFBYPS | PRECHG                        |       | SYNC_MD  |                      | TRACKDIS<br>AS3 | AGCEN<br>AS2 | AUDEN<br>AS1 |  |
| 41            | AUDSEL             | WR       |         | DECVA                         | ΕΛC   |          |                      |                 |              | HST          |  |
| 42            | AGCGAIN            | WR       |         | DECAY_FAC ATTACK_FAC GAIN_INI |       |          |                      |                 |              |              |  |
| 43            | GAINMAX            | WR       | -       | GAIN_INI                      |       |          |                      |                 |              |              |  |
| 45            | AGCCFG             | WR       |         | LOCK DN_STEP UP_STEP AVE_PER  |       |          |                      |                 |              | PFR          |  |
| 46            | AGCATTH            | WR       | -       | LOUK                          | רוע_  | _U   L   | ATTH                 |                 | AVL          |              |  |
| 47            | AGCRLTH            | WR       | -       |                               |       |          | RLTH                 |                 |              |              |  |
| 48            | AGCNOISE           | WR       | -       |                               |       |          | NOISE                |                 |              |              |  |
|               | 7.0011010L         | **!      |         | NOISE                         |       |          |                      |                 |              |              |  |



|   | 49 | AUDTIM  | WR |   | -       | AUDTIM |
|---|----|---------|----|---|---------|--------|
| Γ | 4A | ADCDATA | R  | - | ADCDATA |        |
| Γ | 4B | AUDLVL  | R  | - | AUDLVL  |        |

#### **DETAILED L REGISTER DESCRIPTION**

### **RSTIDR, Chip ID and Software Reset Register**

Address: 0x00, R/W, default: 0xB1

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Bit Symbol Description 7:0 IDR Chip ID: 0xB1

Reset: write 0x55 to RSTIDR, reset internal logic and register

### GCR, Global Control Register

Address: 0x01, R/W, default: 0x00

| 7 | 6 | 5 | 4 | 3 | 2     | 1 | 0      |
|---|---|---|---|---|-------|---|--------|
| - |   | - | - | - | PWM F | 1 | CHIPEN |

Bit Symbol Description

2 PWM\_F PWM Modulation Frequency Select

0: 122Hz PWM modulation1: 245Hz PWM modulation

0 CHIPEN Device operating Enable

0: Disable, the device is in standby state1: Enable, the device enters active state

4

### **STATUS Register**

Address: 0x02, R/W, default: 0x10

| 0        | 0              | 0 PUIS                                                                                                       | -              | LS3       | LS2 | LS1 |  |  |  |
|----------|----------------|--------------------------------------------------------------------------------------------------------------|----------------|-----------|-----|-----|--|--|--|
| Bit<br>4 | Symbol<br>PUIS | Description Power Up Interrupt Status 0: No power-up reset has taken place 1: Power-up reset has taken place |                |           |     |     |  |  |  |
| 2        | LS3            | operating status indication fo<br>0: no pattern is running<br>1: pattern is running                          | ·              |           |     |     |  |  |  |
| 1        | LS2            | operating status indication fo<br>0: no pattern is running<br>1: pattern is running                          | or pattern con | troller 2 |     |     |  |  |  |
| 0        | LS1            | operating status indication for                                                                              | or pattern con | troller 1 |     |     |  |  |  |

0: no pattern is running1: pattern is running

#### IMAX, LED Maximum Current Register

Address: 0x03, R/W, default: 0x01

| 7 | 6 | 5 | 4 | 3 | 2    | 1 | 0 |
|---|---|---|---|---|------|---|---|
| - | - | - | - | 1 | IMAX |   |   |

Bit Symbol Description

1:0 IMAX Maximum LED Current Select

00: 9mA 01: 18mA 10: 37mA 11: 75mA

#### **LCFG1-3 LED Configure Register**

LCFG1: Address: 0x04, R/W, default: 0x01 LCFG2: Address: 0x05, R/W, default: 0x00 LCFG3: Address: 0x06, R/W, default: 0x00

| 7 | 6 | 5 | 4 | 3 | 2        | 1       | 0     |
|---|---|---|---|---|----------|---------|-------|
| - | - | - | - | - | FADE_OUT | FADE_IN | LEDMD |

| Bit<br>2 | Symbol<br>FADE_OUT | Description Fade-out enable control, only active in manual mode 0: PWM fade-out is disable, 1: PWM fade-out is enable, the dimming time decide by Tfall |
|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | FADE_IN            | Fade-in enable control, only active in manual mode 0: PWM fade-in is disable, 1: PWM fade-in is enable, the dimming time decide by T <sub>RISE</sub>    |
| 0        | LEDMD              | LED Operating Mode Select.                                                                                                                              |

0: Manual mode, LEDx is control directly by register ILEDx\_1 and PWMx

1: Pattern mode

### **LEDEN, LED Channel Enable Register**

Address: 0x07, R/W, default: 0x01

| /   | 6      | 5           | 4 | 3 | 2      | 1      | 0      |
|-----|--------|-------------|---|---|--------|--------|--------|
| -   | -      | -           | - | - | LED3EN | LED2EN | LED1EN |
|     |        |             |   |   |        |        |        |
| Bit | Symbol | Description |   |   |        |        |        |
| 2   | LÉDAEN | LED2 Enoble |   |   |        |        |        |

2 LED3EN LED3 Enable0: LED3 module

0: LED3 module stop work and LED3 out disable (default)

1: LED3 module enable

1 LED2EN LED2 Enable

0: LED2 module stop work and LED2 out disable (default)

1: LED2 module enable

0 LED1EN LED1 Enable



0: LED1 module stop work and LED1 out disable

1: LED1 module enable (default)

### **LEDCTR, LED Control Register**

Address: 0x08, R/W, default: 0x00

| 7        | 6              | 5                                                                                                                                                                   | 4 | 3    | 2 | 1      | 0 |  |  |  |
|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|---|--------|---|--|--|--|
| -        | 1              | -                                                                                                                                                                   | - | SYNC | - | PWMEXP |   |  |  |  |
| Bit<br>3 | Symbol<br>SYNC | Description LED Breathing Synchronous Mode Select 0: 3 LED work in asynchronous mode with independent control 1: 3 LED work in synchronous mode for RGB application |   |      |   |        |   |  |  |  |
| 1:0      | PWMEXP         | PWM exponential curve select 0x: Exponential of 60 10: Exponential of 10                                                                                            |   |      |   |        |   |  |  |  |

# PATRUN, Pattern Run/Stop Register

11: Linearity

Address: 0x09, R/W, default: 0x00

|          | , . ,           |                                                                                                                                         |                                                                                                     |   |                               |      |      |  |  |  |  |  |
|----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---|-------------------------------|------|------|--|--|--|--|--|
| 7        | 6               | 5                                                                                                                                       | 4                                                                                                   | 3 | 2                             | 1    | 0    |  |  |  |  |  |
| -        | STOP3           | STOP2                                                                                                                                   | STOP1                                                                                               | - | RUN3                          | RUN2 | RUN1 |  |  |  |  |  |
| Bit<br>6 | Symbol<br>STOP3 | Description Write 1, LED3 pattern stop if independent mode; The bit clears to 0 automatically after write 1.                            |                                                                                                     |   |                               |      |      |  |  |  |  |  |
| 5        | STOP2           |                                                                                                                                         | Write 1, LED2 pattern stop if independent mode;<br>The bit clears to 0 automatically after write 1. |   |                               |      |      |  |  |  |  |  |
| 4        | STOP1           | Write 1, LED1 pattern stop if independent mode; Write 1, pattern stop if pattern mode; The bit clears to 0 automatically after write 1. |                                                                                                     |   |                               |      |      |  |  |  |  |  |
| 2        | RUN3            | Write 1, LE<br>The bit clea                                                                                                             |                                                                                                     |   | endent mode;<br>fter write 1. |      |      |  |  |  |  |  |
| 1        | RUN2            | Write 1, LED2 pattern run if independent mode; The bit clears to 0 automatically after write 1.                                         |                                                                                                     |   |                               |      |      |  |  |  |  |  |
| 0        | RUN1            | Write 1, LED1 pattern run if independent mode; Write 1, pattern run if pattern mode; The bit clears to 0 automatically after write 1.   |                                                                                                     |   |                               |      |      |  |  |  |  |  |

### ILED1\_y, LED1 Current Register

| ILED1_2: Address: 0x13, R/W, default: 0x00 |
|--------------------------------------------|
| HEDA O A LLOSS O 40 DAM Left H O 00        |
| ILED1_3: Address: 0x16, R/W, default: 0x00 |
| ILED1_4: Address: 0x19, R/W, default: 0x00 |

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|



ILED1\_y

Bit Symbol Description

2:0 ILED1\_y LED1 Current Configure Register, 8bit,

the LED1 output current value is IMAX \* ILED1\_y / 255.

#### **ILED2, LED2 Current Register**

ILED2: Address: 0x11/0x14/0x17/0x1A, R/W, default: 0x00

| 7 | 6 | 5 | 4       | 3 | 2 | 1 | 0 |
|---|---|---|---------|---|---|---|---|
|   |   |   | ILED2_y | 1 |   |   |   |

Bit Symbol Description

7:0 ILED2\_y LED2Current Configure Register, 8bit,

the LED2 output current value is IMAX \* ILED2\_y / 255.

#### **ILED3, LED3 Current Register**

ILED3: Address: 0x12/0x15/0x18/0x1B, R/W, default: 0x00

| 7 | 6 | 5 | 4       | 3 | 2 | 1 | 0 |  |  |  |
|---|---|---|---------|---|---|---|---|--|--|--|
|   |   |   | ILED3_y | , |   |   |   |  |  |  |

Bit Symbol Description

7:0 ILED3\_y LED3 Current Configure Register, 8bit,

the LED3 output current value is IMAX \* ILED3\_y / 255.

#### PWM1/PWM2/PWM3, PWM duty level Register

PWM1: Address: 0x1C, R/W, default:0xFF PWM2: Address: 0x1D, R/W, default:0x00 PWM3: Address: 0x1E, R/W, default:0x00

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---|---|---|----|----|---|---|---|--|--|
|   |   |   | PW | Mx |   |   |   |  |  |

Bit Symbol Description

7:0 PWMx PWM level for LEDx,8bit.

### PATx\_T1, Time Parameter of Pattern x Register

PAT1\_T1: Address: 0x30, R/W, default: 0x80 PAT2\_T1: Address: 0x35, R/W, default: 0x00 PAT3\_T1: Address: 0x3A, R/W, default: 0x00

| 7 | 6   | 5  | 4 | 3 | 2  | 1 | 0 |
|---|-----|----|---|---|----|---|---|
|   | TRI | SE |   |   | TO | N |   |

| Bit<br>7:4 | Symbol<br>TRISE | Description<br>Rise Time: |      |       |  |
|------------|-----------------|---------------------------|------|-------|--|
|            |                 | TRISE                     | Time | TRISE |  |
|            |                 | 0000                      | 0s   | 1000  |  |

0000 0s 1000 2.1s 0001 0.13s 1001 2.6s

Time

|     |     | 0010     | 0.26s | 1010 | 3.1s |
|-----|-----|----------|-------|------|------|
|     |     | 0011     | 0.38s | 1011 | 4.2s |
|     |     | 0100     | 0.51s | 1100 | 5.2s |
|     |     | 0101     | 0.77s | 1101 | 6.2s |
|     |     | 0110     | 1.04s | 1110 | 7.3s |
|     |     | 0111     | 1.6s  | 1111 | 8.3s |
|     |     |          |       |      |      |
| 3:0 | TON | On Time: |       |      |      |
|     |     | TON      | Time  | TON  | Time |
|     |     | 0000     | 0.04s | 1000 | 2.1s |
|     |     | 0001     | 0.13s | 1001 | 2.6s |
|     |     | 0010     | 0.26s | 1010 | 3.1s |
|     |     | 0011     | 0.38s | 1011 | 4.2s |
|     |     | 0100     | 0.51s | 1100 | 5.2s |
|     |     | 0101     | 0.77s | 1101 | 6.2s |
|     |     | 0110     | 1.04s | 1110 | 7.3s |
|     |     | 0111     | 1.6s  | 1111 | 8.3s |
|     |     |          |       |      |      |

### PATx\_T2, Time Parameter of Pattern x Register

PAT1\_T2: Address: 0x31, R/W, default: 0x86 PAT2\_T2: Address: 0x36, R/W, default: 0x00 PAT3\_T2: Address: 0x3B, R/W, default: 0x00

| 7 | 6   | 5   | 4 | 3 | 2   | 1  | 0 |
|---|-----|-----|---|---|-----|----|---|
|   | TFA | \LL |   |   | TOI | FF |   |

| Bit<br>6:4 | Symbol<br>TFALL | Description<br>Fall Time of | pattern: |       |      |
|------------|-----------------|-----------------------------|----------|-------|------|
|            |                 | TFALL                       | Time     | TFALL | Time |
|            |                 | 0000                        | 0s       | 1000  | 2.1s |
|            |                 | 0001                        | 0.13s    | 1001  | 2.6s |
|            |                 | 0010                        | 0.26s    | 1010  | 3.1s |
|            |                 | 0011                        | 0.38s    | 1011  | 4.2s |
|            |                 | 0100                        | 0.51s    | 1100  | 5.2s |
|            |                 | 0101                        | 0.77s    | 1101  | 6.2s |
|            |                 | 0110                        | 1.04s    | 1110  | 7.3s |
|            |                 | 0111                        | 1.6s     | 1111  | 8.3s |
| 2.0        | TOFF            | Off Time of                 | nottorni |       |      |
| 3:0        | TOFF            | Off Time of<br>TOFF         | Time     | TOFF  | Time |
|            |                 | 0000                        | 0.04s    | 1000  | 2.1s |
|            |                 | 0001                        | 0.13s    | 1001  | 2.6s |
|            |                 | 0010                        | 0.26s    | 1010  | 3.1s |
|            |                 | 0011                        | 0.38s    | 1011  | 4.2s |
|            |                 | 0011                        | 0.000    | 1011  | 1.20 |



| 0100 | 0.51s | 1100 | 5.2s |
|------|-------|------|------|
| 0101 | 0.77s | 1101 | 6.2s |
| 0110 | 1.04s | 1110 | 7.3s |
| 0111 | 1.6s  | 1111 | 8.3s |

### PATx\_T3, Time Parameter of Pattern x Register

PAT1\_T3: Address: 0x32, R/W, default: 0x00 PAT2\_T3: Address: 0x37, R/W, default: 0x00 PAT3\_T3: Address: 0x3C, R/W, default: 0x00

| 7 | 6 | 5     | 4 | 3 | 2   | 1   | 0 |
|---|---|-------|---|---|-----|-----|---|
|   |   | TSLOT |   |   | TDE | LAY |   |

| Bit | Symbol | Description | n              |
|-----|--------|-------------|----------------|
| 6:4 | TSLOT  |             | Between Pulses |
|     |        | TSLOT       | Time           |
|     |        | 000         | 0ms            |
|     |        | 001         | 130ms          |
|     |        | 010         | 260ms          |
|     |        | 011         | 380ms          |
|     |        | 100         | 540ms          |
|     |        | 101         | 670ms          |
|     |        | 110         | 800ms          |
|     |        | 111         | 1024ms         |
|     |        |             |                |

| 3:0 | TDELAY | Delay Time of | of Pattern | Start |
|-----|--------|---------------|------------|-------|
|     |        | TDEL AV       | Time       | TE    |

| Dolay Inilio | oi i attoiii c | Juli   |      |
|--------------|----------------|--------|------|
| TDELAY       | Time           | TDELAY | Time |
| 0000         | 0s             | 1000   | 2.1s |
| 0001         | 0.13s          | 1001   | 2.6s |
| 0010         | 0.26s          | 1010   | 3.1s |
| 0011         | 0.38s          | 1011   | 4.2s |
| 0100         | 0.51s          | 1100   | 5.2s |
| 0101         | 0.77s          | 1101   | 6.2s |
| 0110         | 1.04s          | 1110   | 7.3s |
| 0111         | 1.6s           | 1111   | 8.3s |

### PATx\_T4, Time Parameter of Pattern x Register

PAT1\_T4: Address: 0x33, R/W, default: 0x00 PAT2\_T4: Address: 0x38, R/W, default: 0x00 PAT3 T4: Address: 0x3D, R/W, default: 0x00

| 7       | 6      | 5      | 4 | 3   | 2   | 1   | 0   |
|---------|--------|--------|---|-----|-----|-----|-----|
| PAT_CTR | PAT_SW | MPULSE |   | CE4 | CE3 | CE2 | CE1 |

Bit Symbol Description



| 7   | PAT_CTR | Pattern running forever control 0: pattern run forever 1: pattern stop or switch to next pattern after repeating specified times.               |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | PAT_SW  | Pattern Switch enable, active only in true-color pattern mode.  0: Pattern switch is disabled  1: Pattern switch is enabled                     |
| 5:4 | MPULSE  | Multiple Pulse mode selection. 00: 1 pulse 01: 2 pulses 10: 3 pulses 11: 4 pulses                                                               |
| 3   | CE4     | Color #4 display enable 0: Color#4 is masked 1: Color#4 is allow to display                                                                     |
| 2   | CE3     | Color #3 display enable 0: Color#3 is masked 1: Color#3 is allow to display                                                                     |
| 1   | CE2     | Color #2 display enable 0: Color#2 is masked 1: Color#2 is allow to display                                                                     |
| 0   | CE1     | Color #1 display enable 0: Color#1 is masked 1: Color#1 is allow to display Note: if CE1~CE4 are all set to 0, Color #1 is displayed by default |

### PATx\_T5, Time Parameter of Pattern x Register

PAT1\_T5: Address: 0x34, R/W, default: 0x00 PAT2\_T5: Address: 0x39, R/W, default: 0x00 PAT3\_T5: Address: 0x3E, R/W, default: 0x00

| 7 | 6 | 5 | 4    | 3   | 2 | 1 | 0 |
|---|---|---|------|-----|---|---|---|
|   |   |   | REP1 | ГΙМ |   |   |   |

Bit Symbol Description

7:0 REPTIM PATTERN Repeat Times

REPTIM [7] = 0: Pattern repeats REPTIM[6:0]+1 times REPTIM [7] = 1: Pattern repeats (REPTIM[6:0]+1) \* 16 times

### **AUDCTR, Audio Control Register**

Address: 0x40, R/W, default:0x00

| Address. 0x40, r/vv, deradit.0x00 |                 |                                              |                                                |   |           |       |       |
|-----------------------------------|-----------------|----------------------------------------------|------------------------------------------------|---|-----------|-------|-------|
| 7                                 | 6               | 5                                            | 4                                              | 3 | 2         | 1     | 0     |
| BYPSS                             | PRECHG          |                                              | SYNC_MD                                        |   | TRACK_DIS | AGCEN | AUDEN |
| Bit<br>7                          | Symbol<br>BYPSS | Description Only for factory test, must be 0 |                                                |   |           |       |       |
| 6                                 | PRECHG          | Pre-amplifier i                              | Pre-amplifier input capacitance charge enable. |   |           |       |       |



0: disable

1: enable input capacitance charge to build common mode voltage rapidly.

5:3 SYNC\_MD Audio LED Mode

000: Parallel mode with single color

001: Parallel mode with color switching periodically

010: Parallel mode with color switching on signal cross-zero

011: Parallel mode with color switching periodically or on signal cross-zero

100: Bar mode 101: RGB mode others: non-defined

2 TRACK\_DIS AGC Trace Disable, only used in test mode.

0: Enable gain trace1: Disable gain trace

1 AGCEN AGC Enable Control

0: Disable AGC, the gain of pre-amplifier is defined by register AGCGAIN1: Enable AGC, the pre-amplifier adjust its gain with the audio analog input

0 AUDEN Audio synchronization function enable control

0: Audio synchronization module is disabled 1: Audio synchronization module is enabled

4

#### **AUDSEL, Audio LED Output Selection Register**

Address: 0x41, R/W, default: 0x00

| ı        | -             | -                                                                                                                                                      | -               | -               | AS3 | AS2 | AS1 |  |
|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----|-----|-----|--|
| Bit<br>2 | Symbol<br>AS3 | Description LED3 output Audio synchronization signal selection. 0: Audio synchronization do not output to LED3 1: Audio synchronization output to LED3 |                 |                 |     |     |     |  |
| 1        | AS2           | LED2 output Audio synchronization signal selection. 0: Audio synchronization do not output to LED2 1: Audio synchronization output to LED2             |                 |                 |     |     |     |  |
| 0        | AS1           | LED1 output A<br>0: Audio synch<br>1: Audio synch                                                                                                      | ronization do r | not output to L |     |     |     |  |

### **AUDFLT, Audio Filter Register**

Address:0x42, R/W, default: 0x00

| 7 | 6 | 5     | 4   | 3 | 2 | 1     | 0     |
|---|---|-------|-----|---|---|-------|-------|
|   | - | DECAY | FAC |   | - | ATTAC | < FAC |

Bit Symbol Description
7:4 DECAY\_FAC Decay Factor for Peak Detect Filter
00: 32ms
01: 16ms

10: 8ms 11: 4ms 3:0 ATTACK\_FAC Attack Factor for Peak Detect Filter

00: 32us 01: 64us 10: 128us 11: 256us

### AGCGAIN, AGC Gain Register

Address: 0x43, R/W, default: 0x10

| 7 | 6 | 5 | 4 | 3 | 2    | 1 | 0 |
|---|---|---|---|---|------|---|---|
| - | - | - |   |   | GAIN |   |   |

Bit Symbol Description

4:0 GAIN AGC Gain setting. When AGCEN=0, preamplifier's gain is fixed to the value

decided by GAIN. When AGCEN=1, GAIN set the Initial gain.

### GAINMAX, AGC Gain Maximum Value Register

Address: 0x44, R/W, default:0x1F

| 7 | 6 | 5 | 4 | 3 | 2       | 1 | 0 |
|---|---|---|---|---|---------|---|---|
| - | - | - |   |   | GAINMAX |   |   |

Bit Symbol Description

4:0 GAINMAX The Maximum Gain that AGC can adjust to.

### AGCCFG, AGC Configure Register

Address: 0x45, R/W, default: 0x3D

| 7        | 6              | 5                                                                                     | 4                                            | 3    | 2    | 1       | 0 |
|----------|----------------|---------------------------------------------------------------------------------------|----------------------------------------------|------|------|---------|---|
| -        | -LOCK          | DOWNS                                                                                 | STEP                                         | UP_S | STEP | AVE_PER |   |
| Bit<br>6 | Symbol<br>LOCK | Description<br>Only for factory                                                       | Description Only for factory test, must be 0 |      |      |         |   |
| 5:4      | DOWN_STEP      | 00: 0.13s/step.<br>01: 0.26s/step<br>10:0.39s/step                                    | 01: 0.26s/step                               |      |      |         |   |
| 3:2      | UP_STEP        | Gain Trace Up<br>00: 0.26s/step.<br>01: 0.52s/step<br>10:0.78s/step<br>11: 1.04s/step |                                              |      |      |         |   |
| 1:0      | AVE_PER        | RMS Sampling<br>00: Fast<br>01: Normal (<br>10: Slow<br>11: Slowest                   | Cycle<br>default)                            |      |      |         |   |

### AGCATTH, AGC Attack Threshold Register

Address: 0x46, R/W, default: 0x30

| 7 | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|------|---|---|---|---|---|---|--|
|   | ATTH |   |   |   |   |   |   |  |

Bit Symbol Description

6:0 ATTH AGC Attack Threshold

AGC Gain decrease if RMS is larger than ATTH.

### **AGCRLTH, AGC Release Threshold Register**

Address: 0x47, R/W, default: 0x20

| 7 | 6    | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|------|---|---|---|---|---|---|--|
|   | RLTH |   |   |   |   |   |   |  |

Bit Symbol Description

6:0 RLTH AGC Release Threshold

AGC Gain increase if RMS is smaller than RLTH.

### AGCNOISE, AGC Noise Threshold Register

Address: 0x48, R/W, default: 0x00

| Address skiej 1977, deladit exec |   |       |   |   |   |   |   |  |  |
|----------------------------------|---|-------|---|---|---|---|---|--|--|
| 7                                | 6 | 5     | 4 | 3 | 2 | 1 | 0 |  |  |
| -                                |   | NOISE |   |   |   |   |   |  |  |

Bit Symbol Description

6:0 NOISE AGC Noise Threshold. AGC gain keep constant if RMS blew AGC\_NOISE

#### **AUDTIM, Audio Color Switch Timer Register**

Address: 0x49, R/W, default: 0x00

| 7          | 6                | 5                                    | 4 | 3 | 2           | 1            | 0         |
|------------|------------------|--------------------------------------|---|---|-------------|--------------|-----------|
|            |                  | -                                    |   |   |             | AU           | DTIM      |
| Bit<br>1:0 | Symbol<br>AUDTIM | Description Color Switch AUDCTR.SYNC |   |   | onization n | node, active | only when |

00: 1s 01: 2s 10: 4s 11: 8s

### ADCDATA, AUDIO ADC DATA

Address: 0x4A, R, default: 0x00

| 7 | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|---------|---|---|---|---|---|---|--|
| - | ADCDATA |   |   |   |   |   |   |  |

Bit Symbol Description

33



6:0 ADCDATA AUDIO ADC Data

### **AUDLVL**, Audio Level

Address: 0x4B, R, default: 0x00

| 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---|--------|---|---|---|---|---|---|--|
| - | AUDLVL |   |   |   |   |   |   |  |

Bit Symbol Description

6:0 AÚDLVL Audio Level, time configuration refers to AGCCFG(0x45)



# TAPE AND REEL INFORMATION

### **Carrier Tape**



Section A-A'

NOTES:
1.10 procket hole pitch cumulative tolerance ±0.2
2.The meander of the tape is assumed with 1mm or less every 100mm between 250mm
3.MATERIAL:CONDUCTIVE POYSTYRENE 4.ALL DIMS IN MM 5.There must not be foreign body adhesion and the state of the surface must be excellent 6.17" PAPER—Reel, 125000 pockets(500m)

7.Surface resistance 1X10E11(max) OHMS/SQ

### **PIN1 Direction**



August 2015 V1.0

### Reel



# **PACKAGE DESCRIPTION**



# **RECOMMENDED LAND PATTERN**





### **DISCLAIMER**

Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.

单击下面可查看定价,库存,交付和生命周期等信息

>>AWINIC(艾为)