$V_{CES} = 1200V$  $I_{C(Nominal)} = 10A$  $T_{J(max)} = 175^{\circ}C$  $V_{CE(on)}$  typ = 2.15V @  $I_{C}$ = 10A

Applications

- Industrial Motor Drives
- UPS
- HEV Inverter
- Welding



## INSULATED GATE BIPOLAR TRANSISTOR



| G    | С         | E       |
|------|-----------|---------|
| Gate | Collector | Emitter |

| Features —                                           | Benefits                                                  |
|------------------------------------------------------|-----------------------------------------------------------|
| Low V <sub>CE(on)</sub> Trench IGBT Technology       | High Efficiency in a Wide Range of Applications           |
| Low Switching Losses                                 | Suitable for a Wide Range of Switching Frequencies        |
| 10µs Short Circuit SOA                               | Durge ad Transfort Dorforman of far lange and Daliability |
| Square RBSOA                                         | Rugged Transient Performance for Increased Reliability    |
| Tight Parameter Distribution                         |                                                           |
| Positive V <sub>CE(on)</sub> Temperature Coefficient | Excellent Current Sharing in Parallel Operation           |
| Tj(max) = 175°C                                      | Increased Reliability                                     |

| Base part number | Package Type | Standard Pack |          | Orderable part number |
|------------------|--------------|---------------|----------|-----------------------|
|                  |              | Form          | Quantity |                       |
| IRG7CH30K10EF    | Die on Film  | Wafer         | 1        | IRG7CH30K10EF         |

### **Mechanical Parameter**

| Die Size                            | 3.43 x 4.19                             | mm <sup>2</sup> |  |  |
|-------------------------------------|-----------------------------------------|-----------------|--|--|
| Minimum Street Width                | 75                                      | μm              |  |  |
| Emiter Pad Size (Included Gate Pad) | See Die Drawing                         |                 |  |  |
| Gate Pad Size                       | 0.44 x 0.38                             | mm <sup>2</sup> |  |  |
| Area Total / Active                 | 14.37/6.48                              | 1               |  |  |
| Thickness                           | 140                                     | μm              |  |  |
| Wafer Size                          | 200                                     | mm              |  |  |
| Notch Position                      | 0                                       | Degrees         |  |  |
| Maximum-Possible Chips per Wafer    | 1922 pcs.                               |                 |  |  |
| Passivation Front side              | Silicon Nitride                         |                 |  |  |
| Front Metal                         | Al, Si (4µm)                            |                 |  |  |
| Backside Metal                      | AI, Ti, Ni, Ag (1kAº-1kAº-4kAº-6kAº)    |                 |  |  |
| Die Bond                            | Electrically conductive epoxy or solder |                 |  |  |
| Reject Ink Dot Size                 | 0.25 mm diameter minimum                |                 |  |  |

## Maximum Ratings

|                                   | Parameter                                       | Max.        | Units |
|-----------------------------------|-------------------------------------------------|-------------|-------|
| V <sub>CE</sub>                   | Collector-Emitter Voltage, T <sub>J</sub> =25°C | 1200        | V     |
| I <sub>C</sub>                    | DC Collector Current                            | 0           | A     |
| I <sub>LM</sub>                   | Clamped Inductive Load Current 2                | 40          | A     |
| V <sub>GE</sub>                   | Gate Emitter Voltage                            | ± 30        | V     |
| T <sub>J</sub> , T <sub>STG</sub> | Operating Junction and Storage Temperature      | -40 to +175 | С°    |

## Static Characteristics (Tested on wafers) @ T<sub>J</sub>=25°C

|                      | Parameter                              | Min. | Тур. | Max.  | Units | Conditions                                                        |
|----------------------|----------------------------------------|------|------|-------|-------|-------------------------------------------------------------------|
| V <sub>(BR)CES</sub> | Collector-to-Emitter Breakdown Voltage | 1200 |      |       | V     | V <sub>GE</sub> = 0V, I <sub>C</sub> = 250µA ③                    |
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |      | 1.8  | 2.2   |       | V <sub>GE</sub> = 15V, I <sub>C</sub> = 5A, T <sub>J</sub> = 25°C |
| $V_{GE(th)}$         | Gate-Emitter Threshold Voltage         | 5.0  |      | 7.5   |       | $I_{C} = 400 \mu A$ , $V_{GE} = V_{CE}$                           |
| I <sub>CES</sub>     | Zero Gate Voltage Collector Current    |      | 1.0  | 25    | μA    | V <sub>CE</sub> = 1200V, V <sub>GE</sub> = 0V                     |
| I <sub>GES</sub>     | Gate Emitter Leakage Current           |      |      | ± 100 | nA    | $V_{CE} = 0V, V_{GE} = \pm 30V$                                   |

# Electrical Characteristics (Not subject to production test- Verified by design/characterization)

|                      | Parameter                              | Min.        | Тур. | Max. | Units                                        | Conditions                                                            |
|----------------------|----------------------------------------|-------------|------|------|----------------------------------------------|-----------------------------------------------------------------------|
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |             | 2.15 | 2.56 | V                                            | V <sub>GE</sub> = 15V, I <sub>C</sub> = 10A , T <sub>J</sub> = 25°C ④ |
|                      |                                        |             | 3.05 |      |                                              | V <sub>GE</sub> = 15V, I <sub>C</sub> = 10A , T <sub>J</sub> = 175°C④ |
| SCSOA                | Short Circuit Safe Operating Area      | 10          |      |      | μs                                           | V <sub>GE</sub> =15V, V <sub>CC</sub> =600V                           |
|                      |                                        |             |      |      |                                              | V <sub>P</sub> ≤1200V,T <sub>J</sub> =150°C                           |
| RBSOA                | Reverse Bias Safe Operating Area       | FULL SQUARE |      |      | T <sub>J</sub> = 150°C, I <sub>C</sub> = 40A |                                                                       |
|                      |                                        |             |      |      |                                              | V <sub>CC</sub> = 960V, Vp ≤1200V                                     |
|                      |                                        |             |      |      |                                              | V <sub>GE</sub> = +20V to 0V                                          |
| C <sub>iss</sub>     | Input Capacitance                      |             | 1060 |      | pF                                           | V <sub>GE</sub> = 0V                                                  |
| C <sub>oss</sub>     | Output Capacitance                     |             | 45   | _    |                                              | V <sub>CE</sub> = 30V                                                 |
| C <sub>rss</sub>     | Reverse Transfer Capacitance           |             | 30   |      |                                              | <i>f</i> = 1.0MHz                                                     |
| Q <sub>g</sub>       | Total Gate Charge (turn-on)            | —           | 4.8  | _    | nC                                           | I <sub>C</sub> = 10A ④                                                |
| Q <sub>ge</sub>      | Gate-to-Emitter Charge (turn-on)       | _           | 1.2  | _    |                                              | V <sub>GE</sub> = 15V                                                 |
| Q <sub>gc</sub>      | Gate-to-Collector Charge (turn-on)     | _           | 2.4  | _    |                                              | V <sub>CC</sub> = 600V                                                |

# Switching Characteristics (Inductive Load-Not subject to production test-Verified by design/characterization)

|                     | Parameter           | Min. | Тур. | Max. | Units | Conditions (5)                               |
|---------------------|---------------------|------|------|------|-------|----------------------------------------------|
| t <sub>d(on)</sub>  | Turn-On delay time  |      | 10   |      |       | I <sub>C</sub> = 10A, V <sub>CC</sub> = 600V |
| t <sub>r</sub>      | Rise time           | _    | 35   | _    |       | R <sub>G</sub> = 22Ω, V <sub>GE</sub> =15V   |
| t <sub>d(off)</sub> | Turn-Off delay time | _    | 90   | _    |       | T <sub>J</sub> = 25°C                        |
| t <sub>f</sub>      | Fall time           |      | 120  | —    |       |                                              |
| t <sub>d(on)</sub>  | Turn-On delay time  |      | 7.5  | —    | ns    | I <sub>C</sub> = 10A, V <sub>CC</sub> = 600V |
| t <sub>r</sub>      | Rise time           |      | 31   | _    |       | R <sub>G</sub> = 22Ω, V <sub>GE</sub> =15V   |
| t <sub>d(off)</sub> | Turn-Off delay time | _    | 140  | —    | 1     | T <sub>J</sub> = 150°C                       |
| t <sub>f</sub>      | Fall time           | _    | 171  | —    |       |                                              |

### Notes:

 $\odot$  The current in the application is limited by  $T_{\text{JMax}}$  and the thermal properties of the assembly.

- ②  $V_{CC} = 80\%$  ( $V_{CES}$ ),  $V_{GE} = 20V$ .
- 3 Refer to AN-1086 for guidelines for measuring  $V_{(BR)CES}$  safely.
- ④ Pulse width  $\leq$  400µs; duty cycle  $\leq$  2%.
- S Values influenced by parasitic L and C in measurement.

IRG7CH30K10EF

# **Die Drawing**



NOTES:

- 1. ALL DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- 2. CONTROLLING DIMENSION: INCHES
- 3. DIE WITDH AND LENGTH TOLERANCE: +0, -0.0508 [+0, .002]
- 4. DIE THICKNESS = 0.140 [.0055]

REFERENCE: IRG7PH30K10PBF IRG7CH30K10B IRG7PH30K10DPBF



## Additional Testing and Screening

For Customers requiring product supplied as Known Good Die (KGD) or requiring specific die level testing, please contact your local IR Sales

### Shipping

Sawn Wafer on Film. Please contact your local IR sales office for non-standard shipping options

### Handling

- Product must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Product must be handled only in a class 10,000 or better-designated clean room environment.
- Singulated die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

### Wafer/Die Storage

- Proper storage conditions are necessary to prevent product contamination and/or degradation after shipment.
- Note: To reduce the risk of contamination or degradation, it is recommended that product not being used in the assembly process be returned to their original containers and resealed with a vacuum seal process.
- Sawn wafers on a film frame are intended for immediate use and have a limited shelf life.

#### **Further Information**

For further information please contact your local IR Sales office.



IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit <u>http://www.irf.com/whoto-call/</u>



单击下面可查看定价,库存,交付和生命周期等信息

>>Infineon Technologies(英飞凌)