MP6651



# 2A, Single-Phase BLDC Driver with Integrated Hall Sensor

## DESCRIPTION

The MP6651 is a single-phase brushless DC (BLDC) motor driver with integrated power MOSFETs and a Hall-effect sensor. The input voltage ( $V_{IN}$ ) is between 3.3V and 18V.

The motor speed is controlled by the input PWM duty from PWM pin. The MP6651 features a configurable soft-on/off commutation. It also features a Hall offset angle across the full speed range to flexibly optimize low-speed and high-speed performance.

The MP6651 provides rotational speed detection. The rotational speed detector (the FG/RD pin) is an open-drain output. It outputs a high or low voltage relative to the internal Hall comparator's output. The FG/RD pin can also configured for rotor lock indication.

Robust protections include input over-voltage protection (OVP), under-voltage lockout (UVLO), locked rotor protection, over-current protection (OCP), and thermal shutdown protection.

The MP6651 is available in a straight-lead SOIC-8 package and a QFN-10 (2mmx3mm) package.

## FEATURES

- On-Chip Hall Sensor
- Wide 3.3V to 18V Operating Input Voltage  $(V_{IN})$  Range
- 2A Continuous Current with QFN-10 Package
- 1.5A Continuous Current with SOIC-8 SL Package
- Integrated Power MOSFETs
- Configurable Starting Duty Cycle
- Configurable Min Output Duty Cycle
- Configurable Soft-On/Off Commutating Angle (Max: 45°)
- Configurable Hall Offset Angle (Max: ±45°)
- 4-Step Configurable Current Limit
- 2kHz to 100kHz PWM Input Range
- 2.4s to 19.2s Configurable Soft-Start Time
- Fixed 27kHz Output Switching Frequency (f<sub>sw</sub>)
- Rotor Lock Protection with Auto-Recovery
- Thermal Protection with Auto-Recovery
- Built-in Input OVP and UVLO with Auto-Recovery
- Available in SOIC-8 SL and QFN-10 (2mmx3mm) Packages

## **APPLICATIONS**

- High-Current Cooling Fans
- Personal Computers or CPU Fans
- Single-Phase BLDC Fans

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**





## **ORDERING INFORMATION**

| Part Number*     | Package Top Marking |           | MSL Rating |
|------------------|---------------------|-----------|------------|
| MP6651GSS-xxxx** | SOIC-8 SL           | See Below | 1          |
| MP6651GD-xxxx**  | QFN-10 (2mmx3mm)    | See Below | 1          |

\* For Tape & Reel, add suffix -Z (e.g. MP6651GSS-xxxx-Z).

\*\* "-xxxx" is the configuration code identifier. The first four digits of the suffix (-xxxx) can be a hexadecimal value between 0 and F. Work with an MPS FAE to create this unique number, even if ordering the "-0000" code.

## TOP MARKING (MP6651GSS-xxxx)

## MP6651

#### LLLLLLL

MPSYWW

MP6651: Part number LLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code

## **TOP MARKING (MP6651GD-xxxx)**

BMZ

YWW

LLLL

BMZ: Product code of MP6651GD-xxxx Y: Year code WW: Week code LLLL: Lot number





# PACKAGE REFERENCE



| SOIC-8 SL<br>Pin # | QFN-10<br>Pin # | Name  | Description                                                                                                        |  |  |  |  |  |
|--------------------|-----------------|-------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1                  | 10              | FG/RD | Selectable for speed indication or rotor lock indication.                                                          |  |  |  |  |  |
| 2                  | 9               | PWM   | <b>PWM input pin for speed control.</b> A 2kHz to 100kHz PWM input is recommended in normal operation.             |  |  |  |  |  |
| 3                  | 7               | OUT1  | Motor driver output 1. The OUT1 pin is low when the Hall signal is low logic.                                      |  |  |  |  |  |
| 4                  | 6               | OUT2  | Motor driver output 2. The OUT2 pin is low when the Hall signal is high logic.                                     |  |  |  |  |  |
| 5                  | 4, 5            | GND   | Ground.                                                                                                            |  |  |  |  |  |
| 6                  | 3, 8            | VCC   | Input power pin.                                                                                                   |  |  |  |  |  |
| 7                  | 2               | TST   | Test pin. Connect to GND.                                                                                          |  |  |  |  |  |
| 8                  | 1               | OSC   | <b>Internal oscillator setting pin.</b> Connect a $20k\Omega$ (1% or higher accuracy) resistor from OSC to ground. |  |  |  |  |  |

# **PIN FUNCTIONS**

## **ABSOLUTE MAXIMUM RATINGS** (1)

| V <sub>CC</sub> , FG/RD, PWM   | 0.3V to +24V                  |
|--------------------------------|-------------------------------|
| V <sub>OUT1/2</sub> 0          | .3V to V <sub>CC</sub> + 0.3V |
| All other pins                 | 0.3V to +5.5V                 |
| Continuous power dissipation ( | $(T_A = 25^{\circ}C)^{(2)}$   |
| SOIC-8 SL                      | 1.3W                          |
| QFN-10                         | 1.9W                          |
| Junction temperature           | 150°C                         |
| Lead temperature               | 260°C                         |
| Storage temperature            | 60°C to +150°C                |

## ESD Ratings

| Human body model (HBM)     | ±2kV |
|----------------------------|------|
| Charged device model (CDM) | ±2kV |

#### **Recommended Operating Conditions** <sup>(3)</sup>

| Supply voltage (V <sub>CC</sub> )          | 3.3V to 18V    |
|--------------------------------------------|----------------|
| Operating junction temp (T <sub>J</sub> ). | 40°C to +125°C |

## Thermal Resistance <sup>(4)</sup> $\theta_{JA}$ $\theta_{JC}$

SOIC-8 SL......96......45.....°C/W QFN-10 (2mmx3mm)......65......12....°C/W

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) - T<sub>A</sub>) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

## $V_{VCC}$ = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted.

| Parameters                                        | Symbol              |                                    | Min  | Тур  | Max        | Units |
|---------------------------------------------------|---------------------|------------------------------------|------|------|------------|-------|
| Input UVLO rising threshold                       | Vuvlo               |                                    |      | 3    | 3.3        | V     |
| Input UVLO hysteresis                             |                     |                                    |      | 0.17 |            | V     |
| Operating supply current                          | Icc                 |                                    |      | 5.4  | 6.6        | mA    |
| PWM input high voltage                            | V <sub>PWMH</sub>   |                                    | 1.5  |      |            | V     |
| PWM input low voltage                             | VPWML               |                                    |      |      | 0.4        | V     |
| PWM input internal pull-up resistance             |                     |                                    |      | 190  |            | kΩ    |
| HS switch on resistance                           | R <sub>HS(ON)</sub> | SOIC-8 SL package,<br>IouT = 100mA |      | 120  |            | mΩ    |
|                                                   |                     | QFN 10, I <sub>OUT</sub> = 100mA   |      | 52   |            | mΩ    |
| LS switch on resistance                           | RLS(ON)             | SOIC-8 SL package,<br>IouT = 100mA |      | 95   |            | mΩ    |
|                                                   |                     | QFN-10 package, Iout = 100mA       |      | 44   |            | mΩ    |
| Cycle-cycle current limit                         | I <sub>OCP</sub>    | OCP_SEL = 11                       |      | 4    |            | А     |
| Cycle-cycle current limit                         |                     | OCP_SEL = 10                       |      | 3    |            | А     |
| Over-voltage protection rising threshold          | $V_{OVP\_R}$        |                                    | 18   | 19   | 20         | V     |
| Over-voltage protection falling threshold         | Vovp_f              |                                    | 17   | 18   | 19         | V     |
| Over-voltage protection hysteresis                | Vovp_hys            |                                    |      | 1    |            | V     |
| PWM output frequency                              | fsw                 | $R_{OSC} = 20k\Omega$              |      | 27   |            | kHz   |
| FG output low-level voltage                       | $V_{FG_L}$          | I <sub>FG/RD</sub> = 1mA           |      | 0.19 |            | V     |
| Soft turn-on angle at 100%<br>PWM out duty cycle  | $\theta_{SON}$      | SON_ANG = 11111                    |      | 45   |            | deg   |
| Soft turn-off angle at 100%<br>PWM out duty cycle | θsoff               | SOFF_ANG = 11111                   |      | 45   |            | deg   |
| Rotor lock detection time                         | t <sub>RD</sub>     |                                    | 0.52 | 0.6  |            | sec   |
| Minimum recommended magnetic field                |                     |                                    |      |      | <u>+</u> 2 | mT    |
| Thermal shutdown threshold (5)                    |                     |                                    | 150  | 160  | 180        | °C    |
| Thermal shutdown hysteresis                       |                     |                                    |      | 40   |            | °C    |

#### Note:

5) Guaranteed by design.

# **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{CC} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.



 $V_{CC} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.



MP6651 Rev. 1.0 11/8/2021

MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.

 $V_{CC} = 12V$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.









 $V_{CC}$  = 12V,  $T_A$  = 25°C, 12V/0.8A, 8025 axial fan, DIN\_MIN = 5%, DO\_MIN = 5%, SPD\_ZERO = 1, unless otherwise noted.





 CH4: Iour
 <t

Steady State Input PWM duty cycle = 50%







250kS/s 10M point 4

**PWM Off** 



 $V_{CC}$  = 12V,  $T_A$  = 25°C, 12V/0.8A, 8025 Axial Fan, DIN\_MIN = 5%, DO\_MIN = 5%, SPD\_ZERO = 1, unless otherwise noted.



OVP

Input PWM duty = 100%, ramp up/down VCC





CH4: I<sub>OUT</sub>
CH3: V<sub>CC</sub>
CH2: V<sub>OUT2</sub>
CH1: V<sub>UT2</sub>

#### **Rotor Lock**

Input PWM duty = 25%, lock rotor, FG/RD pin configured as RD

**(**)

500kS/s 10M poin





# FUNCTIONAL BLOCK DIAGRAM



Figure 1: Functional Block Diagram



## **OPERATION**

The MP6651 is a single-phase, brushless DC (BLDC) motor driver with integrated power MOSFETs and a Hall-Effect sensor. The MP6651 controls the motor speed through the PWM signal on the PWM pin. It features a configurable soft-on/off commutation and a Hall offset angle across the full speed range. This offset angle can be adjusted to optimize low-speed and high-speed performance.

Robust protection includes input over-voltage protection (OVP), under-voltage lockout (UVLO), locked rotor protection, over-current protection (OCP), and thermal shutdown protection.

#### **Speed Control**

The PWM signal on the PWM pin accepts a wide input frequency range (2kHz to 100kHz). The device adjusts the motor speed by detecting the PWM signal duty cycle.

The OUT1/2 pins' output duty cycle directly depends on the PWM input duty cycle. The DIN\_MIN bits set the starting duty cycle, while the DO\_MIN bits set the OUT1/2 output duty cycle when the input PWM duty cycle is set to DIN\_MIN.

When the PWM input duty cycle is below the duty cycle set by DIN\_MIN, the fan speed supports three modes, described below.

 If SPD\_ZERO = 0 and MAX\_EN = 0: When the input duty cycle is below the value set by DIN\_MIN, the OUT1/2 output duty cycle stays at the minimum duty cycle set by DO\_MIN (see Figure 2).



Figure 2: Speed Curve (SPD\_ZERO = 0, MAX\_EN = 0)

2. <u>SPD\_ZERO = 0, MAX\_EN = 1</u>: When the input duty cycle is below the value set by

DIN\_MIN, the OUT1/2 output duty cycle is at 100% (see Figure 3).



Figure 3: Speed Curve (SPD\_ZERO = 0, MAX\_EN = 1)

3. <u>SPD\_ZERO = 1</u>: The OUT1/2 output duty stays at 0 (see Figure 4).



Figure 4: Speed Curve (SPD\_ZERO = 1)

## OUT1/2 Normal Operation

To reduce speed variation and increase system efficiency during normal operation, the MP6651 controls the H-bridge MOSFET switching according to the timing sequence (see Figure 5). The operation sequence is based on the embedded Hall-effect sensor signal:

All operation sequences are based on the Hall signal coming from the embedded hall sensor (see Figure 5 on page 14). HALL\_TRIM is the signal with a Hall offset angle (maximum 45° phase shift), based on Hall signal. When the HALL\_TRIM signal is high, OUT2 stays low while OUT1 switches. When the HALL\_TRIM signal is low, OUT1 stays low while OUT2 switches.

# MP6651 – 2A, SINGLE-PHASE BLDC DRIVER WITH INTEGRATED HALL SENSOR

In addition, the hall offset angle can be set by the PWM input duty cycle.

- The Hall offset angle is dependent on HAL\_ANG1 when the input duty cycle is below DIN\_HAL\_L/ 64.
- The Hall offset angle is dependent on HAL\_ANG2 when the input duty cycle is between (DIN\_HAL\_L/ 64) and (DIN\_HAL\_H/ 64).
- The Hall offset angle is dependent on HAL\_ANG3 when the input duty cycle exceeds DIN\_HAL\_H/ 64.
- The hall offset angle leading/lagging direction is set by HAL\_FLAG



## Soft-On Commutation

During soft-on commutation the switching phase's output duty cycle gradually rises from 0% duty cycle to a steady duty cycle (see  $\theta_{SON}$  in Figure 5). The soft-on commutation angle is configured by SON\_ANG. The maximum commutation angle is 45°, and the resolution is 1.4°.

## Soft-Off Commutation

During soft-off commutation, the switching phase's output duty gradually drops from a steady duty cycle to 0% duty cycle (see  $\theta_{SOFF}$  in Figure 5). The soft-off commutation angle is configured by SOFF\_ANG. The maximum commutation angle is 45°, and the resolution is 1.4°.

## Advanced Soft Off

The advanced soft-off angle can make soft-off commutation begin earlier. During soft-on and soft-off commutation, the PWM output duty cycle ramps up and ramp down (see Figure 6). The advanced soft-off angle ( $\theta_{ADV}$  in Figure 6) gives a leading angle at which soft-off commutation begins. The advanced soft-off angle is set by register SOFFADV, with a maximum of 45°.



Figure 6: Advanced Soft Off Angle

#### Standby Mode

Standby mode is enabled or disabled by the internal STB bit. Standby mode is disabled by default. When standby mode is enabled, the device enters standby mode if the following conditions are met:

- VCC is powered
- The PWM input stay low
- No Hall signal edge is detected for 600ms

In standby mode, most internal circuitry is turned off to reduce power consumption. The standby current is about 750µA. Once the PWM pulse is received on the PWM pin, the device exits from standby mode.

#### Pre Start-Up Timer

With VCC is powered, the device first increases the output duty cycle gradually before the speed is taken over by the PWM duty cycle. This transition is triggered by the timer set by DUTY\_SLOPE[1:0].

- DUTY\_SLOPE = 0: Timer period is 9.3ms
- DUTY\_SLOPE = 1: Timer period is 4.6ms
- DUTY SLOPE = 2: Timer period is 2.3ms
- DUTY\_SLOPE = 3: Timer period is 1.2ms

A longer timer period leads to a lower soft prestart current and a longer pre start-up time.



#### Soft-Start Time

To reduce the input inrush current during startup, the MP6651 provides a configurable softstart time for the speed reference by setting TIME\_SS (from 2.4s to 19.2s).

#### **Oscillator Frequency Setting**

To provide an accurate clock time for speed control, a high-accuracy,  $20k\Omega$  resistor must be connected between the OSC pin and ground. The switching frequency ( $f_{SW}$ ) is about 27kHz.

The OSC resistor must be  $20k\Omega$ .

#### **Digital Oscillator Frequency**

The internal digital clock is used for digital block including the Hall angle calculation, which is selected by the SPD\_SEL bits. A higher frequency leads to a higher calculation resolution and a higher minimum speed.

# Cycle-by-Cycle Over-Current Protection (OCP)

During normal switching, if the current flowing through the high-side MOSFET (HS-FET) of the H-bridge exceeds the threshold set by the OCP\_SEL bits after a blanking time, the HS-FET turns off and low-side MOSFET (LS-FET) turns on immediately. The device resumes to normal switching in the next switching cycle. The overload current limit threshold has four configurable thresholds with a maximum of 4A.

#### **Speed Detection**

The FG signal on the FG/RD pin outputs an internal Hall change signal for speed indication. Different FG signal frequencies include 1x, 1/2x, 2/3x and 2x the Hall frequency. This is selected by corresponding register bits.

FG/RD is an open-drain output that must be externally pulled up in normal operation.

#### Rotor Dead Lock Protection (RD)

In motor rotor lock protection, the MP6651 turns on both LS-FETs if there is no Hall signal edge detected during the 0.6s detection time. The device automatically restarts after a recovery time set by the LOCK\_SEL bits. By setting FGRD\_SEL to 11, the signal on the FG/RD pin is selected for rotor lock indication. During a rotor lock fault, the signal stays high by setting RD\_H\_L to 1 while the signal stays low by setting RD\_H\_L to 0.

#### **Over-Voltage Protection (OVP)**

If VCC pin voltage exceeds the over-voltage (OV) threshold (about 19V), the device turns off the HS-FETs and turns on the LS-FETs. The device resumes normal operation after  $V_{CC}$  drops below 18V.

#### Thermal Shutdown (TSD)

Thermal monitoring is provided. If the die temperature rises above 160°C, the MOSFETs of the switching half-bridge turn off. Operation automatically resumes when the die temperature drops below 120°C.

#### Under-Voltage Lockout (UVLO)

When the voltage on the VCC pin falls below the under-voltage lockout (UVLO) threshold, all circuitry in the device is disabled, and the internal logic is reset. Operation resumes when  $V_{CC}$  rises above the UVLO threshold.

#### **Test Mode and Factory Mode**

To configure the internal register, the MP6651 has a test mode. In test mode, all internal registers can be read/written. After the design finalized, the register value can be configured non-volatile memory (NVM). The NVM can be configured twice. Refer to the MPS Fan Driver GUI Software for more details.



# **REGISTER MAP**

| Add                           | D7                    | D6               | D5             | D4             | D3           | D2     | D1     | D0  |
|-------------------------------|-----------------------|------------------|----------------|----------------|--------------|--------|--------|-----|
| 00h<br>OTP/REG <sup>(6)</sup> | RESERVED              | VED SPD_SEL[1:0] |                |                | SOFFADV[4:0] |        |        |     |
| 03h<br>OTP/REG                |                       |                  |                | DO_M           | IIN[7:0]     |        |        |     |
| 04h<br>OTP/REG                |                       |                  |                | DIN_M          | 1IN[7:0]     |        |        |     |
| 06h<br>OTP/REG                | TIM                   | IE_SS[2          | :0]            | RVSI_EN        |              | RE     | SERVED |     |
| 07h<br>OTP/REG                | SPD_ZERO OCP_SEL[1:0] |                  |                | SON_ANG[4:0]   |              |        |        |     |
| 08h<br>OTP/REG                | RD_H_L LOCK_SEL[1:0]  |                  | SOFF_ANG[4:0]  |                |              |        |        |     |
| 09h<br>OTP/REG                | RESERVE               | RESERVED HAL_F   |                | HAL_ANG1[4:0]  |              |        |        |     |
| 0Ah<br>OTP/REG                | RE                    | SERVE            | D              | HAL_ANG2[4:0]  |              |        |        |     |
| 0Bh<br>OTP/REG                | DUTY_SLOPE            | [1:0]            | RESERVED       | HAL_ANG3[4:0]  |              |        |        |     |
| 0Ch<br>OTP/REG                | FGRD_SEL[1:0]         |                  | DIN_HAL_L[5:0] |                |              |        |        |     |
| 0Dh<br>OTP/REG                | RESERVED              |                  |                | DIN_HAL_H[5:0] |              |        |        |     |
| 0Eh<br>OTP/REG                | RESERVE               |                  | D              | STB            | 2FG          | MAX_EN | Reserv | 'ed |
| 0Fh<br>REG <sup>(7)</sup>     | OTP_PAGE[             | 1:0]             |                |                | RE           | SERVED |        |     |

Note:

6) OTP/REG means that programming is accomplished through the one-time programmable (OTP) memory and the register write/read options.

7) REG means that programming is accomplished through the register, and not through OTP memory.



REG00h

|       | Addr: 0x00   |         |         |                                                                                                                                                                                                                                                      |  |  |  |
|-------|--------------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Bit Name     | Access  | Default | Description                                                                                                                                                                                                                                          |  |  |  |
| 7     | RESERVED     | N/A     | 0       | Reserved.                                                                                                                                                                                                                                            |  |  |  |
| [6:5] | SPD_SEL[1:0] | OTP/REG | 00      | Selects the digital clock. A higher frequency results in a higher<br>calculation resolution and a higher minimum speed.<br>00: Minimum speed is 100rpm<br>01: Minimum speed is 400rpm<br>10: Minimum speed is 800rpm<br>11: Minimum speed is 1600rpm |  |  |  |
| [4:0] | SOFFADV      | OTP/REG | 00      | Sets the advanced soft-off angle, which is the angle when the<br>soft-off transition begins.<br>0x00: 1.4°<br>0x01: 2.8°<br><br>0x1F: 45°, 1.4°/step                                                                                                 |  |  |  |

#### REG03h

|       | Addr: 0x03  |         |         |                                                                                                                                                   |  |  |  |
|-------|-------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Bit Name    | Access  | Default | Description                                                                                                                                       |  |  |  |
| [7:0] | DO_MIN[7:0] | OTP/REG | 0x33    | Sets the output PWM duty when the input PWM duty = DIN_MIN.<br>The minimum output duty cycle can be calculated with the<br>following calculation: |  |  |  |
|       |             |         |         | Minimum output duty cycle = DO_MIN / 255                                                                                                          |  |  |  |

#### REG04h

|       | Addr: 0x04   |         |         |                                                                                                                                                                                                                            |  |  |  |
|-------|--------------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Bit Name     | Access  | Default | Description                                                                                                                                                                                                                |  |  |  |
| [7:0] | DIN_MIN[7:0] | OTP/REG | 0x33    | Sets the input PWM starting duty cycle. The corner duty,<br>MAX_EN, and SPD_ZERO selects different curve. The starting<br>duty cycle can be calculated with the following equation:<br>Starting duty cycle = DIN_MIN / 255 |  |  |  |

#### REG06h

|       | Addr: 0x06   |         |         |                                                                                                                                                                                                                             |  |  |  |
|-------|--------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Bit Name     | Access  | Default | Description                                                                                                                                                                                                                 |  |  |  |
| [7:5] | TIME_SS[2:0] | OTP/REG | 010     | Sets the soft transition time. The transition time for the PWM<br>output duty cycle is between 0% and 100%<br>000: 2.4s<br>001: 4.8s<br>010:7.2s (default)<br>011:9.6s<br>100: 12s<br>101:14.4s<br>110: 16.8s<br>111: 19.2s |  |  |  |
| 4     | RVSI_EN      | OTP/REG | 1       | Enables reverse current detection.<br>0: Disabled<br>1: Enabled                                                                                                                                                             |  |  |  |
| [3:0] | RESERVED     | N/A     | 0x0B    | Reserved.                                                                                                                                                                                                                   |  |  |  |



#### REG07h

|       | Addr: 0x07   |         |         |                                                                                                                                             |  |  |  |
|-------|--------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit   | Bit Name     | Access  | Default | Description                                                                                                                                 |  |  |  |
| 7     | SPD_ZERO     | OTP/REG | 1       | Sets the speed when the input PWM duty cycle is below DIN_MIN.<br>0: Keep the speed set by DIN_MIN or maximum speed<br>1: The speed is zero |  |  |  |
| [6:5] | OCP_SEL[1:0] | OTP/REG | 11      | Sets the current limit.<br>00:1A<br>01: 2A<br>10:3A<br>11: 4A                                                                               |  |  |  |
| [4:0] | SON_ANG[4:0] | OTP/REG | 0x1F    | Sets the soft-on phase transition angle.<br>0x00: 1.4°<br>0x01: 2.8°<br><br>0x1F: 45°, 1.4°/step                                            |  |  |  |

#### REG08h

|       | Addr: 0x08                          |         |      |                                                                                                                                                                                                 |  |  |  |  |
|-------|-------------------------------------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit   | Bit Name Access Default Description |         |      |                                                                                                                                                                                                 |  |  |  |  |
| 7     | RD_H_L                              | OTP/REG | 1    | <ul><li>Selects whether RD outputs high or low during rotor lock protection.</li><li>0: RD outputs low in rotor lock protection,</li><li>1: RD outputs high in rotor lock protection.</li></ul> |  |  |  |  |
| [6:5] | LOCK_SEL[1:0]                       | OTP/REG | 00   | Sets the rotor lock retry time.<br>00:3.6s<br>01: 4.8s<br>10:8s<br>11: 8.4s                                                                                                                     |  |  |  |  |
| [4:0] | SOFF_ANG[4:0]                       | OTP/REG | 0x1F | Sets the soft-off phase transition angle.<br>0x00: 1.4°<br>0x01: 2.8°<br><br>0x1F: 45°, 1.4°/step                                                                                               |  |  |  |  |

#### REG09h

|       | Addr: 0x09                              |         |      |                                                                                                                           |  |  |  |  |  |
|-------|-----------------------------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit   | Bit Bit Name Access Default Description |         |      |                                                                                                                           |  |  |  |  |  |
| [7:6] | RESERVED                                | N/A     | 0    | Reserved.                                                                                                                 |  |  |  |  |  |
| 5     | HAL_FLAG                                | OTP/REG | 0    | Sets whether the Hall offset angle is leading or lagging.<br>0: Lagging<br>1: Leading                                     |  |  |  |  |  |
| [4:0] | HAL_ANG1[4:0]                           | OTP/REG | 0x00 | Sets the hall offset angle when the PWM duty cycle <<br>DIN_HAL_L.<br>0x00: 1.4°<br>0x01:2.8°<br><br>0x1F: 45°, 1.4°/step |  |  |  |  |  |

MP6651 Rev. 1.0 11/8/2021



## REG0Ah

|     | Addr: 0x0A    |         |         |                                                                                                                                   |  |  |
|-----|---------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Bit Name      | Access  | Default | Description                                                                                                                       |  |  |
| 7:5 | NA            | NA      | 0       | Reserved                                                                                                                          |  |  |
| 4:0 | HAL_ANG2[4:0] | OTP/REG | 0x00    | Sets the hall offset angle when DIN_HAL_L < PWM duty cycle <<br>DIN_HAL_H.<br>0x00: 1.4°<br>0x01:2.8°<br><br>0x1F: 45°, 1.4°/step |  |  |

#### REG0Bh

|     | Addr: 0x0B                              |         |      |                                                                                                                    |  |  |  |  |
|-----|-----------------------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Bit Bit Name Access Default Description |         |      |                                                                                                                    |  |  |  |  |
| 7:6 | DUTY_SLOPE[1:0]                         | OTP/REG | 00   | Sets the pre start-up timer.<br>00: 9.3ms<br>01: 4.6ms<br>10: 2.3ms<br>11: 1.2ms                                   |  |  |  |  |
| 5   | NA                                      | NA      | 1    | Reserved.                                                                                                          |  |  |  |  |
| 4:0 | HAL_ANG3[4:0]                           | OTP/REG | 0x00 | Sets the Hall offset angle when the PWM duty cycle > DIN_HAL_H.<br>0x00: 1.4°<br>0x01:2.8°<br>0x1F: 45°, 1.4°/step |  |  |  |  |

#### REG0Ch

|     | Addr: 0x0C                              |         |      |                                                                                                                                                                                                                                            |  |  |  |
|-----|-----------------------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Bit Name Access Default Description |         |      |                                                                                                                                                                                                                                            |  |  |  |
| 7:6 | FGRD_SEL[1:0]                           | OTP/REG | 00   | Selects the FG/RD pin's output.<br>00: 1x<br>01: 1/2x<br>11: RD<br>When FGRD_SEL = 10, select 2/3x or 2x based on the<br>depending 2FG bit (REG0Eh, bit[3]).<br>If 2FG = 0, then FGRD_SEL = 10: 2/3x<br>If 2FG = 1, then FGRD_SEL = 10: 2x |  |  |  |
| 5:0 | DIN_HAL_L[5:0]                          | OTP/REG | 0x10 | Selects the input PWM duty cycle low threshold for Hall offset<br>angle compensation. The duty cycle can be calculated with the<br>following equation:<br>Duty = DIN_HAL_L / 64                                                            |  |  |  |



## RED0Dh

|     | Addr: 0x0D                  |         |      |                                                                                                                                                         |  |  |  |
|-----|-----------------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Bit Name Access Default |         |      | Description                                                                                                                                             |  |  |  |
| 7:6 | RESERVED                    | N/A     | 00   | Reserved.                                                                                                                                               |  |  |  |
| 5:0 | DIN_HAL_H[5:0]              | OTP/REG | 0x30 | Selects the input PWM duty cycle high threshold for Hall offset<br>angle compensation. The duty cycle can be calculated with the<br>following equation: |  |  |  |
|     |                             |         |      | Duty = DIN_HAL_H / 64                                                                                                                                   |  |  |  |

#### REG0Eh

|     | Addr: 0x0E |         |         |                                                                                                                                                               |  |  |  |  |
|-----|------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Bit Name   | Access  | Default | Description                                                                                                                                                   |  |  |  |  |
| 7:5 | RESERVED   | N/A     | 0       | Reserved.                                                                                                                                                     |  |  |  |  |
| 4   | STB        | OTP/REG | 0       | Enables standby mode.<br>0: Disabled<br>1: Enabled                                                                                                            |  |  |  |  |
| 3   | 2FG        | OTP/REG | 0       | When FGRD_SEL = 10, this bit selects whether the FG/RD<br>output is 2/3x or 3x.<br>If 2FG = 0, then FGRD_SEL = 10: 2/3x<br>If 2FG = 1, then FGRD_SEL = 10: 2x |  |  |  |  |
| 2   | MAX_EN     | OTP/REG | 0       | Enables maximum speed when the input PWM duty cycle<br>DIN_MIN. This bit is active only when SPD_ZERO = 0.<br>0: Disabled<br>1: Enabled                       |  |  |  |  |
| 1:0 | RESERVED   | N/A     | 00      | Reserved.                                                                                                                                                     |  |  |  |  |

#### REG0Fh

|     | Addr: 0x0F                              |     |     |                                                                                                                                                                     |  |  |  |
|-----|-----------------------------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Bit Name Access Default Description |     |     |                                                                                                                                                                     |  |  |  |
| 7:6 | OTP_PAGE[1:0]                           | REG | 00  | One-time programmable (OTP) memory page indicator, read-<br>only.<br>00: No OTP (default)<br>01: 1st page of OTP is programmed<br>10: 2nd page of OTP is programmed |  |  |  |
| 5:0 | RESERVED                                | N/A | N/A | Reserved.                                                                                                                                                           |  |  |  |

# **APPLICATION INFORMATION**

#### Selecting the Input Capacitor

Place an input capacitor near VCC and GND pins, and as close as possible to these pins to keep the input voltage stable and reduce input voltage noise. The input capacitor impedance must be low at the switching frequency.

Ceramic capacitors with X7R dielectrics are recommended for their low-ESR characteristics.

The capacitance of ceramic capacitor drops when the voltage across capacitor rises, the ceramic capacitor can lose more than 50% of its capacitance when the voltage across capacitor reaches its rated voltage. Leave enough voltage margin when select capacitor, and the input capacitance must exceed 10µF.

For certain applications, add an additional, larger-value electrolytic capacitor to absorb motor energy.

## **Embedded Hall Position**

Figure 7 shows the MP6651's embedded Hall position with the SOIC-8 SL package.



Figure 7: Hall Position with SOIC-8 SL Package

Where  $x = 1951 \mu m \pm 50 \mu m$ ;  $y = 1487 \mu m \pm 50 \mu m$ ; and  $z = 540 \mu m \pm 25 \mu m$ .

Figure 8 shows the MP6651's embedded Hall position with the QNF-10 package.



Figure 8: Hall Position with QFN-10 Package

Where  $x = 1003 \mu m \pm 40 \mu m$ ;  $y = 620 \mu m \pm 40 \mu m$ ; and  $z = 370 \mu m \pm 40 \mu m$ .

## Selecting the Reverse Blocking Diode

To avoid damage when the fan experiences a reverse plug-in, a reverse blocking diode is required. The reverse blocking diode can also prevent the bus voltage from charging in the event of a reverse current.

The maximum reverse voltage rating of the reverse blocking diode should exceed 30V, and the forward current rating must exceed the input current.

## Selecting the OSC Resistor

An OSC resistor is required to set up the internal clock. The resistance is 20kΩ. A resistor with a higher accuracy is recommended (e.g. a 1% accuracy resistor).

The OSC resistor must be placed closed to IC, and the OSC resistor's GND must be separated from the power path. Otherwise, the internal clock frequency can change under different operating currents.



#### **Input Clamping Circuit**

To avoid high-voltage spikes from the energy stored in the motor, a voltage-clamping circuit may be required for applications with a large current or large fan inertial applications (see ZD1 in Figure 10). A 15V/SOD-123 package TVS or Zener diode is sufficient for most 12V input applications. The clamping voltage should be below the OVP threshold.

Typically, the clamping voltage threshold shifts to high when the operating ambient temperature rises.

#### **High-Current Applications**

For the MP6651 with the SOIC-8 SL package (the MP6651GSS), the MOSFETs have a higher turn-on resistance, and they cannot support currents above 1.5A. For this device, it is recommended to set the over-current protection (OCP) threshold below 3A. This means that OCP\_SEL should be set to 00, 01, or 10.

For the MP6651 with the QFN-10 package, the MOSFETs have a lower turn-on resistance. This device can support applications with currents up to 2A.

In high-current applications, two Schottky diodes (SBD1 and SBD2) are required (see Figure 10 on page 22) The Schottky diodes are paralleled with internal high-side MOSFETs.

The voltage rating of the Schottky diodes must exceed 30V to avoid an over-voltage condition.

Schottky diodes with higher forward current sand lower forward voltages are recommended.

Consider operations under high temperatures; the package with the lower thermal resistance is recommended.

Note that the reverse current of Schottky diode increases when the temperature rises. Ensure that the reverse current is below 5mA when the Schottky diode is at its maximum reverse voltage and at its highest temperature.

#### PCB Layout Guidelines

For the best results, follow Figure 9 and the guidelines below:

- 1. Place the input capacitor as close to IC as possible to reduce the noise. The capacitance must exceed 10µF.
- Use a small-package input capacitor to reduce high-frequency noise. Typically, a 10nF to 100nF capacitor with a 0402 package is recommended.
- 3. Place the input capacitor close to the IC.
- 4. Place the OSC resistor close to IC, route this resistor's GND from any power paths.



Figure 9: Recommended PCB Layout



# **TYPICAL APPLICATION CIRCUITS**



Figure 10: Typical Circuit for High-Current Applications (≥1.5A)



Figure 11: Typical Application Circuit



# PACKAGE INFORMATION



SOIC-8 SL

**FRONT VIEW** 

SIDE VIEW

#### NOTE:

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING REFERENCE TO JEDEC MS-012, VARIATION AA.
- 6) DRAWING IS NOT TO SCALE.



## PACKAGE INFORMATION (continued)

QFN-10 (2mmx3mm)







TOP VIEW





#### **RECOMMENDED LAND PATTERN**

#### NOTE:

1) ALL DIMENSIONS ARE IN MILLIMETERS.

2) LEAD COPLANARITY SHALL BE 0.08

MILLIMETERS MAX.

3) JEDEC REFERENCE IS MO-220.

4) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



SOIC-8 SL



QFN-10 (2mmx3mm)





| Part Number      | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MP6651GSS-xxxx-Z | SOIC-8 SL              | 2500              | 100               | N/A               | 13in             | 12mm                     | 8mm                      |
| MP6651GD-xxxx-Z  | QFN-10<br>(2mmx3mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



## **REVISION HISTORY**

| Revision # | <b>Revision Date</b> | Description     | Pages Updated |
|------------|----------------------|-----------------|---------------|
| 1.0        | 11/08/2021           | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

单击下面可查看定价,库存,交付和生命周期等信息

>>MPS(芯源系统)