



**Pin Assignments** 

OUT 1

GND 2

FLG 3

AP22811

### SINGLE CHANNEL POWER DISTRIBUTION LOAD SWITCH

(Top View)

SOT25

(Top View)

MSOP-8

 $\cap$ 

5 IN

4 EN/EN

8 OUT

6 OUT

5 FLG

## Description

The AP22811 is a single channel current-limited integrated high-side power switch optimized for Universal Serial Bus (USB) and other hot-swap applications. The family of devices complies with USB standards and is available with both polarities of Enable input.

The device has fast short-circuit response time for improved overall system robustness, and has an integrated output discharge function to ensure completely controlled discharging of the output voltage capacitor. They provide a complete protection solution for applications subject to heavy capacitive loads and the prospect of short circuit, and offer reverse current blocking, over-current, over-temperature and short-circuit protection, as well as controlled rise time and under-voltage lockout functionality. A 6ms deglitch capability on the open-drain Flag output prevents false over-current reporting and does not require any external components.

The AP22811 is available in a standard Green SOT25 and MSOP-8 packages with RoHS compliant.

### **Features**

- Input Voltage Range: 2.7V to 5.5V
- 50mΩ On-resistance
- Built-in Soft-start with 0.6ms Typical Rise Time
- Fault Report (FLG) with Blanking Time (6ms Typ.)
- ESD Protection: 2kV HBM, 200V MM
- Active Low (B) or Active High (A) Enable
- Protection
- Over Current with Auto Recovery
- Short Circuit with Auto Recovery
- Over Temperature with Auto Recovery
- Output Reverse Current / Voltage Protection
- Thermally Efficient Low Profile Package
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- UL Recognized, File Number E322375
- IEC60950-1 CB Scheme Certified

Notes:

2. See http://www.diodes.com/quality/lead\_free.html for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.

1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS) & 2011/65/EU (RoHS 2) compliant.

3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.

AP22811 Document number: DS39135 Rev. 4 - 2

## **Applications**

- Integrated Load Switches in Ultrabook PC's
- Power Up/Down Sequencing in Ultrabook PC's
- Notebook
- Netbook
- Set-Top Boxes
- SSD (Solid State Drives)

GND

IN

IN

EN/EN 4

- Consumer Electronics
- Tablet PC
- Telecom Systems



## **Typical Applications Circuit**



## **Pin Descriptions**

| Pin Nu | Pin Number |          | Pin Number<br>Pin Name                                                                                                                             |  | Function |
|--------|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|----------|
| SOT25  | MSOP-8     | Pin Name | Function                                                                                                                                           |  |          |
| 1      | 6, 7, 8    | OUT      | Voltage Output Pin, connect a $0.1\mu$ F bypass capacitor and a high-value capacitor to GND, close to IC. (At least $10\mu$ F in USB application.) |  |          |
| 2      | 1          | GND      | Ground Pin of the Circuitry                                                                                                                        |  |          |
| 3      | 5          | FLG      | Over Current and Over temperature fault report;<br>Open-Drain flag is active low when triggered.                                                   |  |          |
|        |            |          | Enable Input                                                                                                                                       |  |          |
| 4      | 4          | EN/EN    | AP22811A: Active High                                                                                                                              |  |          |
|        |            |          | AP22811B: Active Low                                                                                                                               |  |          |
| 5      | 2, 3       | IN       | Voltage Input Pin, connect a $1\mu F$ low ESR capacitor to GND, close to IC.                                                                       |  |          |

## **Functional Block Diagram**





### Absolute Maximum Ratings (@ T<sub>A</sub> = +25°C, unless otherwise specified.) (Note 4)

| Symbol              | Parameter                                                | Parameter                    |                                |      |  |
|---------------------|----------------------------------------------------------|------------------------------|--------------------------------|------|--|
| ESD HBM             | Human Body ESD Protection                                |                              | 2000                           | V    |  |
| ESD MM              | Machine Model ESD Protection                             |                              | 200                            | V    |  |
| V <sub>IN</sub>     | Input Voltage                                            |                              | -0.3 to 6.0                    | V    |  |
| V <sub>OUT</sub>    | Output Voltage                                           |                              | -0.3 to (V <sub>IN</sub> +0.3) | V    |  |
| V <sub>EN/EN</sub>  | Enable Voltage                                           | Enable Voltage               |                                |      |  |
| ١L                  | Load Current                                             | Load Current                 |                                |      |  |
| T <sub>J(max)</sub> | Maximum Junction Temperature                             | Maximum Junction Temperature |                                |      |  |
| T <sub>ST</sub>     | Storage Temperature                                      | Storage Temperature          |                                |      |  |
| P                   | Thermal Desistance Junction to Ambient                   | SOT25 (Note 6)               | 123                            |      |  |
| κ <sub>θJA</sub>    | R <sub>0JA</sub> Thermal Resistance, Junction to Ambient | MSOP-8 (Note 5)              | 165                            | °C/W |  |
| D                   | Thermal Registered, Junction to Case                     | SOT25 (Note 6)               | 33                             | C/VV |  |
| R <sub>θJC</sub>    | Thermal Resistance, Junction to Case                     | MSOP-8 (Note 5)              | 33                             |      |  |

4. Stresses greater than the 'Absolute Maximum Ratings' specified above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions exceeding those indicated in this specification is not implied. Device reliability may be Notes:

affected by exposure to absolute maximum rating conditions for extended periods of time. 5. Test condition for MSOP-8: Device mounted on 1"x1"/2"x2" FR-4 substrate PC board, 2oz copper with minimum recommended pad layout.

6.  $R_{\theta JA}$  and  $R_{\theta JC}$  are measured at  $T_A$  = +25°C on a high effective thermal conductivity four-layer test board per JEDEC 51-7.

## Recommended Operating Conditions (Note 7)

| Symbol | Parameter                      | Min | Мах | Unit |
|--------|--------------------------------|-----|-----|------|
| VIN    | Input Voltage                  | 2.7 | 5.5 | V    |
| lout   | Output Current                 | 0   | 2   | А    |
| VIL    | EN/EN Input Logic Low Voltage  | 0   | 0.5 | V    |
| VIH    | EN/EN Input Logic High Voltage | 1.5 | VIN | V    |
| TA     | Operating Ambient Temperature  | -40 | +85 | °C   |

7. Refer to the typical application circuit. Note:



| Symbol              | Parameter                                                 | Test Conditions                                                                    | Min | Тур  | Max | Unit |
|---------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------|-----|------|-----|------|
| V <sub>UVLO</sub>   | Input UVLO                                                | V <sub>IN</sub> Rising                                                             | 1.6 | 2.0  | 2.4 | V    |
| $\Delta V_{UVLO}$   | Input UVLO Hysteresis                                     | V <sub>IN</sub> Decreasing                                                         | _   | 180  | —   | mV   |
| I <sub>SHDN</sub>   | Input Shutdown Current                                    | Disabled, OUT = Open                                                               | _   | 0.1  | 1   | μA   |
| lq                  | Input Quiescent Current                                   | Enabled, OUT = Open                                                                | _   | 80   | _   | μA   |
| I <sub>LEAK</sub>   | Input Leakage Current                                     | Disabled, OUT Grounded                                                             | _   | 0.1  | 1   | μA   |
| I <sub>REV</sub>    | Reverse Leakage Current                                   | Disabled, $V_{IN} = 0V$ , $V_{OUT} = 5V$ , $I_{REV}$ at $V_{IN}$                   | _   | 0.01 | 1   | μA   |
| <b>D</b>            | Curitak On Desistance                                     | $V_{IN} = 5V, I_{OUT} = 1A$ $T_A = +25^{\circ}C$                                   | _   | 50   | 65  |      |
| R <sub>DS(ON)</sub> | Switch On-Resistance                                      | V <sub>IN</sub> = 3.3V, I <sub>OUT</sub> = 1A T <sub>A</sub> = +25°C               | _   | 60   | 90  | mΩ   |
| I <sub>LIMIT</sub>  | Over Load Current Limit                                   | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 4.5V                                      | 2.2 | 2.7  | 3.2 | A    |
| ISHORT              | Short-Circuit Current Limit                               | Enabled, Output short to ground                                                    | _   | 0.3  | —   | A    |
| VIL                 | EN/EN Input Logic Low Voltage                             | V <sub>IN</sub> = 2.7V to 5.5V                                                     | _   | —    | 0.5 | V    |
| VIH                 | EN/EN Input Logic High Voltage                            | V <sub>IN</sub> = 2.7V to 5.5V                                                     | 1.5 | —    | —   | V    |
| LEAK-EN/EN          | EN/EN Input Leakage                                       | $V_{IN} = 5V, V_{EN/\overline{EN}} = 0V$ and 5.5V                                  | _   | 0.01 | 1   | μA   |
| I <sub>LEAK-O</sub> | Output Leakage Current                                    | Disabled, V <sub>OUT</sub> = 0V                                                    | _   | 0.5  | 1   | μA   |
| t <sub>D(ON)</sub>  | Output Turn-On Delay Time                                 | $C_L = 4.7 \mu F$ , $R_{LOAD} = 10\Omega$ @ $V_{IN} = 3.3V$ Figure 1               | _   | 1.7  | —   | ms   |
| t <sub>R</sub>      | Output Turn-On Rise Time                                  | $C_L = 4.7 \mu F, R_{LOAD} = 10 \Omega \textcircled{0} V_{IN} = 3.3 V Figure 1$    | 1.0 | 2.1  | 3.5 | ms   |
| tD(OFF)             | Output Turn-Off Delay Time                                | $C_L = 4.7 \mu F, R_{LOAD} = 10 \Omega \textcircled{0} V_{IN} = 3.3 V  Figure \ 1$ | —   | 20   |     | μs   |
| t <sub>F</sub>      | Output Turn-Off Fall Time                                 | $C_L = 4.7 \mu F$ , $R_{LOAD} = 100 \Omega$ @ $V_{IN} = 3.3 V$ Figure 1            | —   | 0.65 |     | ms   |
| R <sub>FLG</sub>    | FLG Output FET On-Resistance                              | I <sub>FLG</sub> = 10mA                                                            | _   | 40   | 60  | Ω    |
| I <sub>FOH</sub>    | FLG Off Current                                           | V <sub>FLG</sub> = 5V                                                              | _   | 0.01 | 1   | μA   |
| t <sub>BLANK</sub>  | FLG Blanking Time                                         | Assertion or deassertion due to overcurrent and over-temperature condition         | 2   | 6    | 13  | ms   |
| t <sub>DIS</sub>    | Discharge Time                                            | $C_L = 1\mu F$ , $V_{IN} = 5V$ , disabled to $V_{OUT} < 0.5V$                      | —   | 0.4  |     | ms   |
| R <sub>DIS</sub>    | Discharge Resistance                                      | V <sub>IN</sub> = 5V, Disabled, I <sub>OUT</sub> = 1mA                             | _   | 90   | 130 | Ω    |
| T <sub>SHDN</sub>   | Thermal Shutdown Threshold                                | Enabled                                                                            | _   | +140 | —   | °C   |
| T <sub>HYS</sub>    | Thermal Shutdown Hysteresis                               | _                                                                                  | _   | +35  |     | °C   |
| V <sub>RVP</sub>    | Reverse-Voltage Comparator<br>Trip Point                  | V <sub>OUT</sub> - V <sub>IN</sub>                                                 | 25  | 50   | 75  | m∖   |
| IROCP               | Reverse Current Limit                                     | $V_{OUT} - V_{IN} = 100 \text{mV}$                                                 |     | 400  | _   | mA   |
| <sup>t</sup> trig   | Time from Reverse-Voltage<br>Condition to MOSFET Turn off | V <sub>IN</sub>                                                                    | 2   | 6    | 13  | ms   |

## **Electrical Characteristics** (V<sub>IN</sub> = 5V @ T<sub>A</sub> = +25°C, C<sub>IN</sub> = 1µF, C<sub>L</sub> = 100nF, unless otherwise specified.)





Figure 1. Voltage Waveforms: AP22811B (Active Low, Left), AP22811A (Active High, Right)



**NEW PRODUCT** 







#### Power ON



## Short-Circuit with Blanking Time and

|                            |          | Reco   | overy |    |                         |                  |     |
|----------------------------|----------|--------|-------|----|-------------------------|------------------|-----|
| FLG<br>5V/div              | <b>.</b> |        |       | No | ₀=5V<br>o load<br>=0.1μ |                  | DμF |
|                            |          |        |       |    |                         |                  |     |
| V <sub>OUT</sub><br>5V/div |          |        |       |    |                         | ·<br>· · · · ·   |     |
|                            |          |        |       |    |                         |                  |     |
| • •                        |          |        |       |    |                         |                  |     |
| I <sub>OUT</sub><br>2A/div |          | 1<br>1 |       |    | · · · · ·               | :<br>:<br>:<br>: |     |
|                            |          | 10ms   | s/div |    |                         |                  |     |

AP22811 Document number: DS39135 Rev. 4 - 2



**NEW PRODUCT** 



## AP22811 Document number: DS39135 Rev. 4 - 2



# **Performance Characteristics** (Cont.) ( $T_A = +25^{\circ}C$ , $V_{IN} = 5V$ , $C_{IN} = 1\mu$ F, $C_L = 0.1\mu$ F, unless otherwise specified.)











NEW PRODUCT

## **Performance Characteristics** (Cont.) ( $T_A = +25^{\circ}C$ , $V_{IN} = 5V$ , $C_{IN} = 1\mu$ F, $C_L = 0.1\mu$ F, unless otherwise specified.)





## **Application Information**

#### Input and Output Capacitors

It is needed to place a 1µF X7R or X5R ceramic bypass capacitor between IN and GND, close to the device. Placing a high-value capacitor (10µF or 47µF) close to input pin is also recommended when the output transient load is heavy. This precaution reduces power-supply transients that may cause ringing on the input.

Connect a minimum  $100\mu$ F low ESR electrolytic or tantalum capacitor (or  $10\mu$ F MLCC) between OUT and GND is also needed for hot-plug applications. It's a must to bypass the output with a  $0.1\mu$ F ceramic capacitor which improves the immunity of the device to short-circuit transients. The Bulky  $100\mu$ F or larger capacitors help to reduce output droop voltage when a device is plugged in. When abnormal short-circuit condition happens, these capacitors can also reduce output negative voltage due to parasitic inductive effect and avoid device damage.

Please note without the bypass capacitors, an output short may cause ringing on the input; if the voltage is over the maximum voltage rating, it will destroy the internal control circuitry even the duration is short.

#### FLG Response

When an over-current or over-temperature shutdown condition is encountered, the FLG open-drain output goes active low after a nominal 6ms deglitch timeout. The FLG output remains low until both over-current and over-temperature conditions are removed. Connecting a heavy capacitive load to the output of the device can cause a momentary over-current condition, which does not trigger the FLG due to the 6ms deglitch timeout. The AP22811 is designed to eliminate false over-current reporting without the need of external components to remove unwanted pulses.

However, It is to be noted that, when the FLG pin is not supplied via the same V<sub>IN</sub> voltage source of the AP22811 but other external power source, it is strongly required that the AP22811 must be sure to reach a stable operating voltage condition before the other power source applied to FLG pin.

#### **Over-Current and Short Circuit Protection**

An internal sensing FET is employed to check for over-current conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault stays long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted to GND before the device is enabled or before V<sub>IN</sub> has been applied. The AP22811 senses the short circuit and immediately clamps output current to a certain safe level.

In the second condition, an output short or an overload occurs while the device is enabled. At the instance the overload occurs, higher current may flow for a very short period of time before the current limit function can react. After the current limit function has tripped, the device switches into current limiting mode and the current is clamped at I<sub>LIMIT</sub>, or I<sub>SHORT</sub>.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold ( $I_{TRIG}$ ) is reached or until the thermal limit of the device is exceeded. The AP22811 is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its current limiting mode and is set at  $I_{LIMIT}$ .

#### **Thermal Protection**

Thermal protection prevents the IC from damage when heavy-overload or short-circuit faults are present for extended periods of time. The AP22811 implements a thermal sensing to monitor the operating junction temperature of the power distribution switch. Once the die temperature rises to approximately +140°C due to excessive power dissipation in an over-current or short-circuit condition the internal thermal sense circuitry turns the power switch off, thus preventing the power switch from damage. Hysteresis is built into the thermal sense circuit allowing the device to cool down approximately +35°C before the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed. The FLG open-drain output is asserted when an over-temperature shutdown or over-current occurs with 6ms deglitch.

#### **ON/OFF Input Operator**

The EN/EN input allows the output current to be switched on and off using a GPIO compatible input. The high signal (switch on) should be at least 1.5V, and the low signal (switch off) no higher than 0.65V. This pin should NOT be left floating. It is advisable to hold the EN/EN signal low when applying or removing power.



### Application Information (Cont.)

#### Under-voltage Lockout (UVLO)

Under-voltage lockout function (UVLO) keeps the internal power switch from being turned on until the power supply has reached at least 2V, even if the switch is enabled. Whenever the input voltage falls below approximately 2V, the power switch is quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed.

#### **Discharge Function**

The discharge function of the device is active when enable is disabled or de-asserted. The discharge function with the N-MOS power switch implementation is activated and offers a resistive discharge path for the external storage capacitor. This is designed for discharging any residue of the output voltage when either no external output resistance or load resistance is present at the output.

#### **Output Reverse-Voltage/ Current Protection**

The output reverse-voltage protection turns off the MOSFET switch whenever the output voltage is higher than the input voltage by 50mV for 6ms and the MOSFET switch will turn on when output reverse-voltage/current conditions is removed.

#### **Power Dissipation and Junction Temperature**

The low on-resistance of the internal MOSFET allows the small surface-mount packages to pass large current. Using the maximum operating ambient temperature (T<sub>A</sub>) and R<sub>DS(ON)</sub>, the power dissipation can be calculated by:

 $P_D = R_{DS(ON)} \times I^2$ 

Finally, calculate the junction temperature:

 $T_J = P_D \times R_{\theta JA} + T_A$ 

Where:  $T_A$  = Ambient temperature °C  $R_{\theta JA}$  = Thermal resistance  $P_D$  = Total power dissipation

#### **Board Layout Instruction**

Placing input and output capacitors,  $1\mu$ F and  $0.1\mu$ F+100 $\mu$ F respectively, close and next to the device pins must be implemented to minimize the effects of parasitic inductance. For best performance, all trace lengths should be kept as short as possible. The input and output PCB traces should be as wide as possible. Use a ground plane to enhance the power dissipation capability of the device.

### **Ordering Information**



| Part Number   | Deekere Cede | Deelessing | 7" and 13" T      | ape and Reel       |
|---------------|--------------|------------|-------------------|--------------------|
| Part Number   | Package Code | Packaging  | Quantity          | Part Number Suffix |
| AP22811AW5-7  | W5           | SOT25      | 3000/Tape & Reel  | -7                 |
| AP22811BW5-7  | W5           | SOT25      | 3000/Tape & Reel  | -7                 |
| AP22811AM8-13 | M8           | MSOP-8     | 2500/Tape & Reel  | -13                |
| AP22811BM8-13 | M8           | MSOP-8     | 2500/ Tape & Reel | -13                |



## **Marking Information**

### (1) SOT25



| Part Number  | Package Type | Identification Code |
|--------------|--------------|---------------------|
| AP22811AW5-7 | SOT25        | 5Y                  |
| AP22811BW5-7 | SOT25        | 5Z                  |

### (2) MSOP-8



AP22811



## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (1) SOT25



| SOT25 |        |        |      |  |  |
|-------|--------|--------|------|--|--|
| Dim   | Min    | Max    | Тур  |  |  |
| Α     | 0.35   | 0.50   | 0.38 |  |  |
| В     | 1.50   | 1.70   | 1.60 |  |  |
| С     | 2.70   | 3.00   | 2.80 |  |  |
| D     | _      |        | 0.95 |  |  |
| н     | 2.90   | 3.10   | 3.00 |  |  |
| J     | 0.013  | 0.10   | 0.05 |  |  |
| κ     | 1.00   | 1.30   | 1.10 |  |  |
| L     | 0.35   | 0.55   | 0.40 |  |  |
| М     | 0.10   | 0.20   | 0.15 |  |  |
| Ν     | 0.70   | 0.80   | 0.75 |  |  |
| α     | 0°     | 8°     |      |  |  |
| AII D | imensi | ons in | mm   |  |  |

### (2) MSOP-8



| MSOP-8 |       |       |       |  |  |
|--------|-------|-------|-------|--|--|
| Dim    | Min   | Max   | Тур   |  |  |
| Α      | -     | 1.10  | -     |  |  |
| A1     | 0.05  | 0.15  | 0.10  |  |  |
| A2     | 0.75  | 0.95  | 0.86  |  |  |
| A3     | 0.29  | 0.49  | 0.39  |  |  |
| b      | 0.22  | 0.38  | 0.30  |  |  |
| С      | 0.08  | 0.23  | 0.15  |  |  |
| D      | 2.90  | 3.10  | 3.00  |  |  |
| Е      | 4.70  | 5.10  | 4.90  |  |  |
| E1     | 2.90  | 3.10  | 3.00  |  |  |
| E3     | 2.85  | 3.05  | 2.95  |  |  |
| е      | 1     | 1     | 0.65  |  |  |
| L      | 0.40  | 0.80  | 0.60  |  |  |
| а      | 0°    | 8°    | 4°    |  |  |
| Х      | -     | -     | 0.750 |  |  |
| у      | -     | -     | 0.750 |  |  |
| AIL    | Dimen | sions | in mm |  |  |



# Suggested Pad Layout

Please see http://www.diodes.com/package-outlines.html for the latest version.

### (1) SOT25



| Dimensions | Value (in mm) |
|------------|---------------|
| Z          | 3.20          |
| G          | 1.60          |
| Х          | 0.55          |
| Y          | 0.80          |
| C1         | 2.40          |
| C2         | 0.95          |

## (2) MSOP-8



| Dimensions | Value (in mm) |
|------------|---------------|
| С          | 0.650         |
| Х          | 0.450         |
| Y          | 1.350         |
| Y1         | 5.300         |



#### **IMPORTANT NOTICE**

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
  - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2017, Diodes Incorporated

www.diodes.com



单击下面可查看定价,库存,交付和生命周期等信息

>>Diodes Incorporated(达尔科技)