



### General Description

The AOZ8846DT-05 is a transient voltage suppressor array designed to protect high speed data lines such as HDMI 1.4/2.0 and USB 3.1 Gen1 & Gen2 from damaging ESD events.

This device incorporates eight surge rated, low capacitance steering diodes and a TVS in a single package. During transient conditions, the steering diodes direct the transient to either the positive side of the power supply line or to ground.

The AOZ8846DT-05 provides a typical line-to-line capacitance of 0.15 pF and low insertion loss up to 6 GHz providing greater signal integrity making it ideally suited for HDMI and USB applications, such as Digital TVs, DVD players, computing, set-top boxes and MDDI applications in mobile computing devices.

The AOZ8846DT-05 comes in a RoHS compliant and Halogen Free 1.3 mm x 0.8 mm x 0.4 mm DFN-5 package and is rated for -40 °C to +125 °C junction temperature range.

## Features

- ESD protection for high-speed data lines:
  - IEC 61000-4-2, level 4 (ESD) immunity test
  - Air discharge: ±15 kV; contact discharge: ±12 kV
  - IEC61000-4-4 (EFT) 40 A (5/50 ns)
  - IEC61000-4-5 (Lightning) ±3 A (8/20 µs)
  - Human Body Model (HBM) ±8 kV
- Array of surge rated diodes with internal TVS diode
- Small package saves board space
- Protects four I/O lines
- Low capacitance between I/O lines: 0.15 pF
- Low clamping voltage

### Applications

- HDMI1.4/2.0, USB 3.1 Gen1 & Gen2
- Monitors and flat panel displays
- Set-top box
- Video graphics cards
- Digital Video Interface (DVI)
- Notebook computers



RX2+ RX2-

**RX1+** 

**RX1**-

RX0+

RX0-

CLK+

CLK-

AOZ8846DT-05

HDMI

Receiver

AOZ8846DT-05



Figure 1. USB 3.0/3.1 Ports

Figure 2. HDMI Ports

Connector

Connector

**Typical Applications** 



### **Ordering Information**

| Part Number  | Ambient Temperature Range | Package                        | Environmental |
|--------------|---------------------------|--------------------------------|---------------|
| AOZ8846DT-05 | -40°C to +125°C           | 1.3 mm x 0.8 mm x 0.4 mm DFN-5 | Green Product |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

# **Pin Configuration**



### **Absolute Maximum Ratings**

Exceeding the Absolute Maximum ratings may damage the device.

| Parameter                                              | Rating          |
|--------------------------------------------------------|-----------------|
| Storage Temperature (T <sub>S</sub> )                  | -65°C to +150°C |
| ESD Rating per IEC61000-4-2, contact <sup>(1)(3)</sup> | ±12 kV          |
| ESD Rating per IEC61000-4-2, air <sup>(1)(3)</sup>     | ±15 kV          |
| ESD Rating per Human Body Model <sup>(2)(3)</sup>      | ±8 kV           |

#### Notes:

1. IEC 61000-4-2 discharge with C\_{Discharge} = 150pF, R\_Discharge = 330  $\Omega.$ 

2. Human Body Discharge per MIL-STD-883, Method 3015 C<sub>Discharge</sub> = 100 pF, R<sub>Discharge</sub> = 1.5 k $\Omega$ .

# **Maximum Operating Ratings**

| Parameter                              | Rating          |
|----------------------------------------|-----------------|
| Junction Temperature (T <sub>J</sub> ) | -40°C to +125°C |



### **Electrical Characteristics**

 $T_A = 25^{\circ}C$  unless otherwise specified.



| Symbol           | Parameter                                                                        | Conditions                                                         | Min. | Тур.         | Max       | Units |
|------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------|------|--------------|-----------|-------|
| V <sub>RWM</sub> | Reverse Working Voltage                                                          | I/O pin to ground                                                  |      |              | 5         | V     |
| V <sub>BR</sub>  | Reverse Breakdown Voltage                                                        | I <sub>T</sub> = 100 μA, I/O pin-to-ground                         | 6    | 9            | 11        | V     |
| V <sub>F</sub>   | Forward Voltage                                                                  | I <sub>F</sub> = 15mA                                              |      | 0.85         |           | V     |
| ۱ <sub>R</sub>   | Reverse Leakage Current                                                          | V <sub>RWM</sub> = 3.3 V, I/O pin-to-ground                        |      |              | 100       | nA    |
|                  | Clamping Voltage <sup>(3)(4)</sup>                                               | I <sub>TLP</sub> = 4 A<br>I <sub>TLP</sub> = -4 A                  |      | 4<br>-3      | 5<br>-4   |       |
| V <sub>CL</sub>  | (100 ns Transmission Line<br>Pulse, I/O Pin-to-Ground)                           | I <sub>TLP</sub> = 16 A<br>I <sub>TLP</sub> = -16 A                |      | 13<br>-8     | 15<br>-10 | V     |
|                  | Clamping Voltage <sup>(3)</sup><br>(IEC61000-4-5, 8/20 µs, I/O<br>Pin-to-Ground) | I <sub>PP</sub> = 3 A<br>I <sub>PP</sub> = -3 A                    |      | 4<br>-2.5    |           |       |
| R <sub>DNY</sub> | Dynamic Resistance <sup>(3)</sup>                                                | I <sub>TLP</sub> = 4 A to 16 A<br>I <sub>TLP</sub> = -4 A to -16 A |      | 0.75<br>0.40 |           | Ω     |
| 6                | Junction Capacitance                                                             | V <sub>I/O</sub> = 0 V, f = 1 MHz,<br>I/O pin-to-ground            |      | 0.3          | 0.4       | pF    |
| CJ               |                                                                                  | V <sub>I/O</sub> = 0 V, f = 1 MHz,<br>I/O pin-to-I/O pin           |      | 0.15         |           | μr    |

#### Note:

3. These specifications are guaranteed by design and characterization.

4. Measurements performed using a 100ns Transmission Line Pulse (TLP) system.



# **Typical Performance Characteristics**











### High Speed PCB Layout Guidelines

Printed circuit board layout is the key to achieving the highest level of surge immunity on power and data lines. The location of the protection devices on the PCB is the simplest and most important design rule to follow. The AOZ8846DT-05 devices should be located as close as possible to the noise source. The AOZ8846DT-05 device should be placed on all data and power lines that enter or exit the PCB at the I/O connector. In most systems, surge pulses occur on data and power lines that enter the PCB through the I/O connector. Placing the AOZ8846DT-05 devices as close as possible to the noise source ensures that a surge voltage will be clamped before the pulse can be coupled into adjacent PCB traces.

In addition, the PCB should use the shortest possible traces. A short trace length equates to low impedance, which ensures that the surge energy will be dissipated by the AOZ8846DT-05 device. Long signal traces will act as antennas to receive energy from fields that are produced by the ESD pulse. By keeping line lengths as short as possible, the efficiency of the line to act as an antenna for ESD related fields is reduced. Minimize interconnect as close together as possible. The protection circuits should shunt the surge voltage to either the reference or chassis ground. Shunting the surge voltage directly to the IC's signal ground can cause ground bounce. The clamping performance of TVS diodes on a single ground

PCB can be improved by minimizing the impedance with relatively short and wide ground traces. The PCB layout and IC package parasitic inductances can cause significant overshoot to the TVS's clamping voltage. The inductance of the PCB can be reduced by using short trace lengths and multiple layers with separate ground and power planes. One effective method to minimize loop problems is to incorporate a ground plane in the PCB design.

The AOZ8846DT-05 ultra-low capacitance TVS is designed to protect four high speed data transmission lines from transient over-voltages by clamping them to a fixed reference. The low inductance and construction minimizes voltage overshoot during high current surges. When the voltage on the protected line exceeds the reference voltage the internal steering diodes are forward biased, conducting the transient current away from the sensitive circuitry. The AOZ8846DT-05 is designed for ease of PCB layout by allowing the traces to run underneath the device. The pinout of the AOZ8846DT-05 is designed to simply drop onto the IO lines of a High Definition Multimedia Interface (HDMI) or USB 3.0 design without having to divert the signal lines that may add more parasitic inductance. Pins 1, 2, 4 and 5 are connected to the internal TVS devices and pins 6, 7, 9 and 10 are no connects. The no connects was done so the package can be securely soldered onto the PCB surface.







Figure 4. Flow Through Layout for USB 3.0



# Package Dimensions, DFN 1.3mm x 0.8mm x 0.4mm, 5L



TOP VIEW



**BOTTOM VIEW** 



SIDE VIEW

RECOMMENDED LAND PATTERN



Unit: mm

| Dimensi | ons in               | Millim                           | eters | Dimer | nsions  | in Inc  | hes   |  |
|---------|----------------------|----------------------------------|-------|-------|---------|---------|-------|--|
| Symbols | Min.                 | Min. Nom. Max. Symbols Min. Nom. |       | Max.  |         |         |       |  |
| А       | 0.37                 | 0.40                             | 0.43  | А     | 0.015   | 0.016   | 0.017 |  |
| A1      | 0.00                 | _                                | 0.05  | A1    | 0.000   | _       | 0.002 |  |
| A2      |                      | (0.13)                           |       | A2    | (0.005) |         |       |  |
| b       | 0.13                 | 0.18                             | 0.23  | b     | 0.005   | 0.007   | 0.009 |  |
| D       | 1.20                 | 1.30                             | 1.40  | D     | 0.047   | 0.051   | 0.055 |  |
| E       | 0.70                 | 0.80                             | 0.90  | E     | 0.028   | 0.031   | 0.035 |  |
| е       | 0.45 BSC e 0.018 BSC |                                  |       |       |         |         | С     |  |
| e1      | (                    | ).50 BSC                         | ;     | e1    | 0       | .020 BS | С     |  |
| L       | 0.20                 | 0.25                             | 0.30  | L     | 0.008   | 0.010   | 0.012 |  |

\_ .

. . . . . .

Notes:

1. Controlling dimensions are in millimeters. Converted inch dimensions are not necessarily exact.

2. Land pattern dimensions are only for reference.

# Tape and Reel Dimensions, DFN 1.3mm x 0.8mm x 0.4mm, 5L



| UNIT. IIIII | ONT: min |       |       |       |       |            |       |       |       |       |       |       |
|-------------|----------|-------|-------|-------|-------|------------|-------|-------|-------|-------|-------|-------|
| Package     | A0       | В0    | K0    | D0    | D1    | E          | E1    | E2    | P0    | P1    | P2    | Т     |
| DFN 1.3x0.8 | 1.02     | 1.52  | 0.50  | 0.50  | 1.50  | 8.00       | 1.75  | 3.50  | 4.00  | 4.00  | 2.00  | 0.20  |
| (8mm)       | ±0.05    | ±0.05 | ±0.05 | ±0.05 | ±0.10 | +0.3/-0.10 | ±0.10 | ±0.05 | ±0.10 | ±0.10 | ±0.05 | ±0.02 |

Reel







UNIT: mm

| Tape Size | Reel Size | м      | Ν     | W    | W1 | Н           | к     | S    | Е    | R | R |
|-----------|-----------|--------|-------|------|----|-------------|-------|------|------|---|---|
| 8mm       | ø178      | ø178.0 | ø60.0 | 9.0  | —  | ø13.0       | 10.25 | 2.4  | ø9.8 |   | — |
|           |           | ±1.0   | ±1.0  | ±0.5 |    | +0.5 / -0.2 | ±0.2  | ±0.1 |      |   |   |

### Leader / Trailer & Orientation



www.aosmd.com



## Part Marking



### LEGAL DISCLAIMER

Alpha and Omega Semiconductor makes no representations or warranties with respect to the accuracy or completeness of the information provided herein and takes no liabilities for the consequences of use of such information or any product described herein. Alpha and Omega Semiconductor reserves the right to make changes to such information at any time without further notice. This document does not constitute the grant of any intellectual property rights or representation of non-infringement of any third-party's intellectual property rights. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations, and limitations.

### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.aosmd.com



单击下面可查看定价,库存,交付和生命周期等信息

>>AOS(万国半导体)