# *MPQ3910A*



**35V, Boost PWM Controller with Configurable Frequency, Soft Start, and Light-Load Operation, AEC-Q100 Qualified**

### **DESCRIPTION**

The MPQ3910A is a peak current mode, PWM boost controller that can drive an external MOSFET capable of handling more than 10A of current. The device has a typical operational current of 288µA, and can accommodate flyback, boost, and single-ended primary inductor converter (SEPIC) applications.

Current-mode control provides simple loop compensation and cycle-by-cycle current limiting. Under-voltage lockout (UVLO), soft start (SS), an internal regulated supply, and slope compensation are all provided to minimize the external component count.

The 1A gate driver minimizes the power loss of the external MOSFET while allowing the use of a wide variety of standard threshold devices. Additionally, the MPQ3910A uses pulse-skip mode to improve the efficiency under light loads or no load. Protection features include hiccup mode for overload protection (OLP), overvoltage protection (OVP), and short-circuit protection (SCP).

The MPQ3910A is available in an MSOP-10 package.

### **FEATURES**

- Guaranteed Industrial/Automotive **Temperature**
- $\bullet$  5V to 35V Supply Voltage Range  $(1)$
- 12V, 1A MOSFET Gate Driver
- External Soft Start (SS)
- Pulse-Skip Mode under Light Loads
- Configurable 30kHz to 400kHz Switching Frequency
- Frequency Synchronizable from 80kHz to 400kHz
- Cycle-by-Cycle Current Limit
- Over-Voltage Protection (OVP)
- Short-Circuit Protection (SCP)
- Over-Temperature Protection (OTP)
- Available in an MSOP-10 Package
- Available in AEC-Q100 Grade 1

### **APPLICATIONS**

- Telecom Isolated Power Supplies
- Backup Boosts
- Start-Stop Boosts

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### **Note:**

1) See the Internal VCC Regulator section on page 12 for a <7V input voltage application.

#### **TYPICAL APPLICATION**





© 2021 MPS. All Rights Reserved.



#### **ORDERING INFORMATION**



\* For Tape & Reel, add suffix -Z (e.g. MPQ3910AGK-AEC1-Z).

### **TOP MARKING**

# **ZMTTT** 3910A

Y: Year code W: Week code 3910A: First five digits of the part number LLL: Lot number

### **PACKAGE REFERENCE**





### **PIN FUNCTIONS**



### **ABSOLUTE MAXIMUM RATINGS** (2)



#### *ESD Ratings*



#### *Recommended Operating Conditions* (4)



### *Thermal Resistance* (5) *θJA θJC*

MSOP-10 ............................... 150 ..... 65 ... °C/W

#### **Notes:**

- 2) Exceeding these ratings may damage the device.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-toambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature, TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  $(MAX) = (T<sub>J</sub> (MAX) - T<sub>A</sub>) / \theta<sub>JA</sub>$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.
- 6) See the Enable/SYNC Control (EN/SYNC) section on page 13 for more details.

MPQ3910A Rev. 1.0<br>
MonolithicPower.com **3**<br>
7/20/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.

### **ELECTRICAL CHARACTERISTICS**

#### V<sub>IN</sub> = 18V, T<sub>J</sub> = -40°C to +125°C, typical values are tested at 25°C, unless otherwise noted.



### **ELECTRICAL CHARACTERISTICS** *(continued)*

#### V<sub>IN</sub> = 18V, T<sub>J</sub> = -40°C to +125°C, typical values are tested at 25°C, unless otherwise noted.



#### **Notes:**

7) Guaranteed by engineering sample characterization.

8) See the Soft Start (SS) section on page 13 for a detailed function description of the discharge current and threshold voltage.

9) Same as the minimum on time.

### **TYPICAL CHARACTERISTICS**

V<sub>IN</sub> = 18V, T<sub>A</sub> = 25°C, unless otherwise noted.



MPQ3910A Rev. 1.0<br>**6** MonolithicPower.com **6** MonolithicPower.com **6** MonolithicPower.com **6** T/20/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.

### **TYPICAL CHARACTERISTICS** *(continued)*

 $V_{IN}$  = 18V,  $T_A$  = 25°C, unless otherwise noted.

12



### **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN}$  = 12V,  $V_{OUT}$  = 24V,  $f_{SW}$  = 300kHz,  $T_A$  = 25°C, unless otherwise noted.



MPQ3910A Rev. 1.0<br>**8** MonolithicPower.com **8** MonolithicPower.com **8** MonolithicPower.com **8** T/20/2021 **MPS** Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2021 MPS. All Rights Reserved.

Downloaded From [Oneyac.com](https://www.oneyac.com)

### **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

 $V_{IN}$  = 12V,  $V_{OUT}$  = 24V,  $f_{SW}$  = 300kHz,  $T_A$  = 25°C, unless otherwise noted.







**Shutdown through V<sub>IN</sub>**  $V_{IN}$  = 5V,  $V_{OUT}$  = 12V,  $I_{OUT}$  = 1.5A V<sub>OUT</sub> 10V/div.  $V_{IN}$ 5V/div. V<sub>SW</sub> 10V/div.  $I_{L_{4}}$ <sup>L</sup> 5A/div.











### **TYPICAL PERFORMANCE CHARACTERISTICS** *(continued)*

 $V_{IN}$  = 12V,  $V_{OUT}$  = 24V,  $f_{SW}$  = 300kHz,  $T_A$  = 25°C, unless otherwise noted.









 $400 \mu s$ /div.

ا<br>.2A/div

## **Load Transient**  $V_{IN}$  = 10V,  $V_{OUT}$  = 24V,  $I_{OUT}$  = 0.4A to 1.5A 20V/div.<br>V<sub>OUT</sub> 1V/div.  $V_{IN}$ 10V/div. VSW ا<br>.2A/div

400µs/div.



### **FUNTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



### **OPERATION**

The MPQ3910A uses a configurable frequency, peak current mode architecture to regulate the feedback voltage.

#### **Pulse-Width Modulation (PWM)**

At the beginning of each cycle, the external Nchannel MOSFET turns on, forcing the current in the inductor to increase. The current through the MOSFET is sensed, and when the summed voltage from the amplified ISENSE signal and the slope signal rises above the voltage set by COMP ( $V_{\text{COMP}}$ ), the external MOSFET turns off. The inductor current then flows to the output capacitor through a Schottky diode.

The inductor current is controlled by  $V_{COMP}$ , which is controlled by the output voltage. Therefore, the output voltage controls the inductor current to satisfy the load. This current mode architecture improves transient response and control loop stability for over-voltage protection (OVP).

#### **Pulse-Skip Mode (PSM)**

Under light-load conditions, the MPQ3910A enters pulse-skip mode (PSM) to improve lightload efficiency. PSM is based on  $V_{\text{COMP}}$ . If  $V_{\text{COMP}}$ is below the internal sleep threshold (typically 0.95V), a pause command is generated to block the turn-on clock pulse. The power MOSFET turns off immediately to save gate driving and switching losses.

The pause command also puts the entire chip into sleep mode. In sleep mode, the chip consumes very low quiescent current to further improve light-load efficiency. The gate driver output remains low until  $V_{\text{COMP}}$  exceeds the sleep threshold. Then the pause signal is reset, and the chip resumes normal PWM operation.

#### **Internal VCC Regulator**

The MPQ3910A operates from a 7V to 35V supply voltage. An internal regulator is applied to regulate the power at VCC to supply the internal circuitry of the controller, including the gate driver. The regulator has a nominal output voltage of 12V at VCC, and must be bypassed with a minimum 1μF capacitor.

When the enable pin (EN/SYNC) is high, the capacitor at VCC is charged through VIN. VCC

has its own under-voltage lockout (UVLO) protection. Its UVLO rising threshold is 4.17V with a hysteresis of 350mV. When the voltage at VCC crosses the VCC UVLO threshold, the controller is enabled, and all of the internal circuitry is powered by the VCC source. If  $V_{IN}$  is sufficiently high as the capacitor charges,  $V_{CC}$ increases until it reaches the 12V regulated voltage.

When the input voltage is below 12V,  $V_{CC}$  is below  $V_{IN}$  (as well as 12V) due to an LDO drop. For normal start-up, the input voltage should exceed 7V. If VCC and VIN are connected, the MPQ3910A can start up from 5V, but the maximum input voltage should not exceed 13V.  $V_{CC}$  cannot exceed  $V_{IN}$  if both VIN and VCC are powered by an external source, since there is one diode connected from VCC to VIN.

#### **Feedback Loop Setting**

To operate in isolated and non-isolated applications, the MPQ3910A can feedback the output signal through either the FB pin or COMP pin by changing settings on the ISENSE pin. For non-isolated applications (e.g. boost mode), the MPQ3910A integrates one error amplifier that can amplify the output error signal from the FB pin. The COMP pin must have an RC network for compensation.

For isolated applications (e.g. flyback mode), the feedback signal from the optocoupler can be amplified by the secondary circuitry. Directly connecting the signal to the COMP pin simplifies loop compensation by eliminating the primary-side amplifier. The different feedback loops can be set via different ISENSE pin connections.

When the device is first enabled, the ISENSE pin outputs a current pulse (typically 50µA) for about 50µs (see Figure 2). If the reflected voltage on the ISENSE pin exceeds 185mV, the feedback signal can be directly connected to the COMP pin. In this scenario, the MPQ3910A disables the internal error amplifier between the FB and COMP pins, and pulls the COMP pin up to a 3.6V source with a 14.4kΩ resistor.

If the detected voltage is below 185mV, the MPQ3910A enables the internal error amplifier but turns the pull-up resistor off. In this scenario, the COMP pin is just one output pin for the error amplifier, and the feedback signal should be connected to the FB pin.



**Figure 2: Feedback Mode Setting** 

For feedback mode through the COMP pin, connect a 5kΩ to 10kΩ resistor between the ISENSE pin and current-sense resistor. For feedback mode through the FB pin, directly connect the ISENSE pin to the current-sense resistor.

#### **Soft Start (SS)**

The MPQ3910A uses an external capacitor on the SS pin to control how quickly  $V_{\text{COMP}}$  rises during soft start (SS). When the chip starts up, the capacitor on SS is charged by a 54µA current source at a pace set by the capacitance. When the SS voltage  $(V_{SS})$  is below the external V<sub>COMP</sub>, SS overrides the COMP signal, so the PWM comparator uses  $V_{SS}$  instead of  $V_{COMP}$  as the PWM turn-off reference. When  $V_{SS}$  exceeds V<sub>COMP</sub>, COMP regains control, and soft start finishes.

Soft start can reduce voltage stresses and surge currents during start-up, and prevent the converter output voltage from overshooting during start-up. Soft start occurs during the start-up time, as well as during the protection recovery time after overload protection (OLP), short-circuit protection (SCP), and over-voltage protection (OVP). Under normal conditions, the SS voltage is clamped at 3.65V.

### **Configurable Oscillator**

The MPQ3910A's oscillating frequency is set by an external resistor  $(R<sub>T</sub>)$  connected from RT to ground.  $R_T$  can be estimated with Equation (1):

$$
R_{T} = \frac{2.35 \times 10^{3}}{f_{sw}}
$$
 (1)

Where  $R_T$  is in kΩ, and f<sub>SW</sub> is in kHz.

For noise immunity, the frequency should be set between 30kHz and 400kHz.

### **Enable/SYNC Control (EN/SYNC)**

EN/SYNC is a digital control pin that turns the MPQ3910A on and off. Drive EN/SYNC high to turn the controller on. Drive EN/SYNC low to turn the controller off. An internal 1MΩ resistor connected from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

For external clock synchronization, use a clock with a frequency that exceeds the frequency set by the RT pin, and is also between 80kHz and 400kHz. The internal clock rising edge synchronizes with the external clock rising edge. Select an external clock pulse signal with a lowlevel width shorter than 10μs. Otherwise, the MPQ3910A may treat this as an EN/SYNC shutdown.

EN/SYNC cannot be connected to a voltage source exceeding 6V. If the voltage source exceeds 6V, connect a pull-up resistor to the EN/SYNC pin. If a pull-up resistor is used, an internal Zener diode clamps the voltage at EN/SYNC. The maximum pull-up current for the internal Zener diode (assuming it is clamped at 6V) should be below 0.4mA. Typically, a 100kΩ pull-up resistor is recommended. The clamp voltage can be set above 6V if the pull-up current is below 0.4mA.

The re-enable time may be 5 seconds due to the soft-start capacitor discharge current (<0.1μA), which requires a longer time to discharge the soft-start voltage.

#### **Current Sense and Over-Current Protection (OCP)**

The MPQ3910A is a peak current mode controller. The current through the external MOSFET can be sensed through a sensing resistor placed in series with the source terminal of the MOSFET.

The sensed voltage on the ISENSE pin is amplified and fed to the high-speed current comparator for current-mode control.

#### **MPQ3910A – 35V, BOOST CONTROLLER WITH LIGHT-LOAD OPERATION, AEC-Q100**

The current comparator takes this sensed voltage (plus the slope compensation) as one of its inputs, and compares the power switch current to the value set by  $V_{\text{COMP}}$ . When the amplified current signal exceeds the value set by  $V_{COMP}$ , the comparator output is low and turns off the power MOSFET.

If the voltage on ISENSE exceeds the currentlimit threshold voltage (typically 185mV), the MPQ3910A turns off the GATE output for that cycle. The output stays off until the internal oscillator starts the next cycle and the current is sensed again. The MPQ3910A limits the MOSFET current cycle by cycle.

#### **Overload Protection (OLP)**

The peak current is limited cycle by cycle. If the load continues increasing after over-current protection (OCP) is triggered, the output voltage decreases, and the peak current triggers OCP at every cycle. The MPQ3910A sets overload detection by monitoring the ISENSE voltage.

Once the SS voltage is charged to 3.65V after start-up, overload protection (OLP) is enabled. If an OCP signal is detected, the soft-start charging current is disabled, one over-current discharge source is enabled, and the SS voltage drops at rate of 17.8µA. Simultaneously, a 50µs one-shot timer is activated after the OCP condition ends. The 17.8µA discharge source cannot be turned off until the one-shot timer becomes inactive.

If OCP is removed at least 50µs prior to the SS capacitor discharging to 3.27V, the MPQ3910A resumes normal operation, and the SS capacitor is recharged to 3.65V at a rate of 54µA.

If the SS capacitor is discharged to 3.27V, the MPQ3910A registers this as an overload condition and turns off the gate output until the next restart cycle. At the same time, the 17.8µA discharge current is disabled, and the 1.66µA overload discharge source is enabled. After the SS voltage is discharged to 0.2V, the MPQ3910A starts up again with a new soft-start cycle. This is called hiccup mode protection.

OLP detection is disabled after the SS voltage is discharged below 3.27V, and is re-enabled after the SS voltage is recharged to 3.65V. OLP occurs only after the soft start is completed.

#### **Short-Circuit Protection (SCP)**

When the output is shorted to ground, the MPQ3910A initiates over-current protection (OCP), and the current is limited cycle by cycle. Then the MPQ3910A may trigger OLP.

However, if the peak current cannot be limited by the 185mV ISENSE voltage at every cycle due to the leading-edge blanking (LEB) time, there may be current runaway, and the transformer may become saturated. If the monitored ISENSE voltage reaches 0.35V, the MPQ3910A turns off the GATE output and enters hiccup mode by discharging the SS capacitor with 1.66µA of current. The MPQ3910A can start up again if the SS voltage is discharged to 0.2V.

If the short circuit condition is removed, the output voltage recovers after the new restart cycle begins.

For boost converters, there is no way to limit the current from the input to the output if the output experiences a short-circuit condition. Use a secondary protection circuit to protect the devices from these conditions.

#### **Over-Voltage Protection (OVP)**

The MPQ3910A implements over-voltage protection (OVP) through the output voltage. The output voltage can be monitored via FB through a resistor divider. Once the voltage exceeds the OVP reference voltage, the MPQ3910A turns off the GATE output and discharges the SS voltage with 1.66µA of current until the SS voltage drops below 0.2V. Then the MPQ3910A initiates a new restart cycle.

To avoid a mistrigger due to the oscillation of the leakage inductance and the parasitic capacitance, OVP sampling uses a blanking time  $(t_{OVPS})$  (typically 500ns). For certain oscillation conditions, an external filter must work with the 500ns LEB time.

Apply a DC output voltage to the FB pin to easily detect OVP conditions.



#### **Thermal Shutdown**

Thermal shutdown is implemented to prevent the chip from thermal runaway. When the silicon die temperature exceeds its upper threshold, the entire chip shuts down. When the

temperature drops below its lower threshold, thermal shutdown is completed, and the chip is enabled again with a new start cycle.

### **APPLICATION INFORMATION**

The MPQ3910A can be used for boost topologies. For the typical external component selection for the boost converter, see Figure 3 on page 19.

#### **Setting the Output Voltage**

Set the output voltage by selecting the resistive voltage divider ratio. If using 10kΩ for the lowside resistor  $(R_{FBL})$  of the voltage divider, calculate the value for the high-side resistor  $(R<sub>FBH</sub>)$  with Equation (2):

$$
R_{\text{FBH}} = \frac{R_{\text{FBL}} \times (V_{\text{OUT}} - V_{\text{REF}})}{V_{\text{REF}}}
$$
 (2)

Where  $V_{\text{OUT}}$  is the output voltage. If  $R_{FBL}$  = 10k $\Omega$ ,  $V_{\text{OUT}}$  = 24V, and  $V_{\text{REF}}$  = 1.237V, then  $R_{FBH}$  = 182k $\Omega$ .

#### **Selecting the Soft-Start Capacitor**

The MPQ3910A ramps the external capacitor voltage on SS to  $V_{\text{COMP}}$ , which determines the inductor peak current. The SS voltage can be calculated with Equation (3):

$$
V_{\rm SS} = \frac{54\mu A}{C_{\rm ss}} \times t_{\rm ss}
$$
 (3)

If overload protection (OLP), short-circuit protection (SCP), or over-voltage protection (OVP) occur, soft start acts as a timer. Once a protection occurs, the 1.66µA current discharges the SS capacitor for hiccup protection.

#### **Selecting the Input Capacitor**

An input capacitor is required to supply AC ripple current to the inductor while limiting noise at the input source. A low-ESR capacitor is required to reduce the noise. Ceramic capacitors are recommended, but tantalum or low-ESR electrolytic capacitors may also suffice. When using tantalum or electrolytic capacitors, a small, high-quality, ceramic capacitor (typically 0.1µF) should be added close to the IC. The capacitance for the boost input can be calculated with Equation (4):

$$
C_{IN} \approx \frac{\Delta I}{8 \times \Delta V_{IN} \times f_{SW}}
$$
 (4)

Where ∆I is the peak-to-peak inductor ripple current, and ∆V<sub>IN</sub> is the input voltage ripple.

#### **Selecting the Output Capacitor**

The output capacitor maintains the DC output voltage. For the best results, use low-ESR capacitors to minimize the output voltage ripple. The output capacitor's characteristics also affect system stability. For the best results, use ceramic, tantalum, or low-ESR electrolytic capacitors.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, so the output voltage ripple is mostly independent of the ESR. The output voltage ripple can be estimated with Equation (5):

$$
\Delta V_{\text{out}} \approx I_{\text{LOAD}} \times \frac{1 - \frac{V_{\text{IN}}}{V_{\text{out}}}}{C_{\text{out}} \times f_{\text{sw}}}
$$
(5)

Where  $\Delta V_{\text{OUT}}$  is the output ripple voltage, V<sub>IN</sub> is the DC input voltage,  $V_{\text{OUT}}$  is the DC output voltage,  $I_{\text{LOAD}}$  is the load current,  $f_{\text{SW}}$  is the switching frequency, and  $C_{\text{OUT}}$  is the value of the output capacitor.

For tantalum or low-ESR electrolytic capacitors, the ESR dominates the impedance at the switching frequency. The output ripple can be estimated with Equation (6):

$$
\Delta V_{\text{out}} \approx I_{\text{LOAD}} \times \frac{1 - \frac{V_{\text{IN}}}{V_{\text{out}}} + \frac{I_{\text{LOAD}} \times R_{\text{ESR}} \times V_{\text{out}}}{V_{\text{IN}}}} \quad (6)
$$

Where  $R_{ESR}$  is the equivalent series resistance of the output capacitors. Choose an output capacitor that satisfies the design's output ripple and load transient requirements.

#### **Selecting the Inductor and Current-Sense Resistor**

An inductor is required to transfer energy between the input source and the output capacitors. A larger-value inductor results in less ripple current and a lower peak inductor current, therefore reducing the stress on the power MOSFET. However, a larger-value inductor also has a larger physical size, higher series resistance, and lower saturation current.

A good rule is to allow the peak-to-peak ripple current to be approximately 30% to 50% of the maximum input current.

Ensure that the peak inductor current is below 80% of the IC's maximum current limit at the operating duty cycle to prevent regulation loss. Ensure that the inductor does not saturate under the worst-case load transient and start-up conditions. The required inductance value can be calculated with Equation (7), Equation (8), and Equation (9):

$$
L \approx \frac{V_{\text{IN}} \times (V_{\text{OUT}} - V_{\text{IN}})}{V_{\text{OUT}} \times f_{\text{SW}} \times \Delta I}
$$
 (7)

 $I_{IN}$  can be estimated with Equation (8):

$$
I_{IN} = \frac{V_{OUT} \times I_{LOAD}}{V_{IN} \times \eta}
$$
 (8)

Where I<sub>LOAD</sub> is the load current, ∆I is the peakto-peak inductor ripple current, and η is the efficiency. ∆I can be calculated with Equation  $(9)$ :

$$
\Delta I = (30\% - 50\%) \times I_{\text{IN}} \tag{9}
$$

For a typical design, the boost converter efficiency can reach 85% to 95%.

The switch current is typically used for peak current mode control. To avoid reaching the current limit, the voltage across the sensing resistor  $(R_{\text{SPNSF}})$  should be below 80% of the worst-case current limit voltage (about 185mV). Calculate  $R_{\text{SENSE}}$  with Equation (10):

$$
R_{\text{SENSE}} = \frac{0.8 \times 0.185}{I_{\text{L(PEAK)}}}
$$
(10)

Where  $I_{L(PEAK)}$  is the peak value of the inductor current.

#### **Selecting the Power MOSFET**

The MPQ3910A can drive a wide variety of Nchannel power MOSFETS. The critical parameters of selecting a MOSFET are listed below:

- 1. Maximum drain-to-source voltage  $(V_{DS(MAX)})$
- 2. Maximum current  $(I_{D(MAX)})$
- 3. On-resistance  $(R_{DS(ON)})$
- 4. Gate source charge  $(Q_{GS})$  and gate drain charge  $(Q_{GD})$
- 5. Total gate charge  $(Q_G)$
- 6. Turn-on threshold  $(V<sub>TH</sub>)$

Ideally, the off state voltage across the MOSFET is equal to the boost output voltage. Considering the voltage spike when it turns off,  $V_{DS(MAX)}$  should be greater than 1.5 times the output voltage.

The maximum current through the power MOSFET occurs when the input voltage is at its minimum and the output power is at its maximum. The maximum RMS current through the MOSFET can be calculated with Equation  $(11)$ :

$$
I_{\text{RMS}} = I_{\text{IN}} \times \sqrt{\frac{V_{\text{OUT}} - V_{\text{IN}}}{V_{\text{OUT}}}}
$$
(11)

The current rating of the MOSFET should be greater than 1.5 times IRMS.

The MOSFET on resistance determines the conduction loss, which can be estimated with Equation (12):

$$
P_{\text{Loss}} = I_{\text{RMS}}^2 \times R_{\text{DS(ON)}} \times K \tag{12}
$$

Where K is the on resistance temperature coefficient of the MOSFET. A smaller-value K is recommended.

The switching loss is related to  $Q<sub>GD</sub>$  and  $Q<sub>GS1</sub>$ , which determines the commutation time.  $Q_{GS1}$  is the charge between the threshold voltage and the plateau voltage when a driver charges the gate (for more details, refer to the  $V_{GS}$  vs.  $Q_G$ curve in the MOSFET's datasheet).  $Q_{GD}$  is the charge during the plateau voltage. These two parameters are used to estimate the turn-on and turn-off loss. Calculate  $P_{SW}$  with Equation (13):

$$
P_{sw}=\frac{Q_{_{GS1}} \times R_{_{G}}}{V_{_{DR}}-V_{_{TH}}}\times V_{_{DS}} \times I_{_{IN}} \times f_{_{SW}}+\frac{Q_{_{GD}} \times R_{_{G}}}{V_{_{DR}}-V_{_{PLT}}} \times V_{_{DS}} \times I_{_{IN}} \times f_{_{SW}} \ \ (13)
$$

Where  $V_{TH}$  is the threshold voltage,  $V_{PLT}$  is the plateau voltage,  $R<sub>G</sub>$  is the gate resistance, and  $V_{DS}$  is the drain-source voltage. Note that switching loss is the least accurate loss to estimate, and Equation (13) provides a simple physical expression.

A small  $Q<sub>G</sub>$  causes a fast turn-on/off speed, which determines the spike and kick.

The turn-on threshold voltage  $(V_{TH})$  is also important. GATE is powered by  $V_{CC}$ , so  $V_{TH}$ must be below  $V_{CC}$ . Under the worst-case conditions,  $V_{CC}$  reaches its falling under-voltage lockout (UVLO) threshold (about 3.55V), so the

MOSFET's  $V_{TH}$  should be below this voltage to achieve sufficient driving capability.

#### **Selecting the Diode**

The boost output rectifier diode supplies current to the inductor when the MOSFET is off. Use a Schottky diode to reduce losses due to the diode forward voltage and recovery time. The diode should be rated for a reverse voltage greater than the expected output voltage. The average current rating must exceed the maximum expected load current, and the peak current rating must exceed the peak inductor current.

#### **Boost Converter Compensation Design**

The output of the transconductance error amplifier (COMP) is used to compensate for the regulation control system. The system uses two poles and one zero to stabilize the control loop. The poles are  $f_{P1}$  (which is set by the output capacitor ( $C_{\text{OUT}}$ ) and load resistance) and  $f_{P2}$ (which starts from the origin). The zero  $(f_{Z1})$  is set by the compensation capacitor  $(C_{COMP})$  and the compensation resistor  $(R_{COMP})$ . f<sub>P1</sub> can be calculated with Equation (14):

$$
f_{P1} = \frac{1}{2 \times \pi \times C_{\text{OUT}} \times R_{\text{LOAD}}} \tag{14}
$$

Where  $R_{LOAD}$  is the load resistance.  $f_{Z1}$  can be estimated with Equation (15):

$$
f_{z1} = \frac{1}{2 \times \pi \times C_{\text{COMP}} \times R_{\text{COMP}}}
$$
 (15)

The DC mid-band loop gain can be calculated with Equation (16):

$$
A_{_{VDC}}=\frac{0.5\times G_{_{EA}}\times V_{_{IN}}\times R_{_{LOAD}}\times V_{_{REF}}\times R_{_{COMP}}}{V_{_{OUT}}^2\times R_{_{SENSE}}\times G_{_{SENSE}}}\quad (16)
$$

Where  $V_{REF}$  is the reference voltage (about 1.237V),  $G_{\text{SENSE}}$  is the current-sense amplifier  $q$ ain, and  $G<sub>FA</sub>$  is the error amplifier transconductance.

The ESR zero in this example only exists at high frequencies, so it is not taken into design consideration.

There is also a right-half-plane zero  $(f_{RHPZ})$  that exists in continuous conduction mode (the inductor current does not drop to 0A at each cycle) step-up converters. The frequency of the

right half-plane zero can be calculated with Equation (17):

$$
f_{\text{RHPZ}} = \frac{V_{\text{IN}}^2 \times R_{\text{LOAD}}}{2 \times \pi \times L \times V_{\text{OUT}}^2}
$$
 (17)

The right half-plane zero increases the gain and reduces the phase simultaneously, which results in a smaller phase margin and gain margin. The worst-case condition occurs when the input voltage is at its minimum and the output power is at its maximum.

To achieve system stability,  $f_{Z1}$  is placed close to  $f_{P1}$  to cancel the pole.  $R_{COMP}$  is adjusted to change the voltage gain. Ensure that the bandwidth  $(f<sub>C</sub>)$  is about 1/10 of the lower value of the ESR zero. The right-half-plane zero can be calculated with Equation (18):

$$
\frac{1}{2 \times \pi \times C_{\text{out}} \times R_{\text{LOAD}}} = \frac{1}{2 \times \pi \times C_{\text{COMP}} \times R_{\text{COMP}}} \quad (18)
$$

Where  $R_{\text{COMP}}$  can be estimated with Equation (19):

$$
R_{\text{COMP}} = \frac{V_{\text{OUT}}^2 \times 2 \times \pi \times C_{\text{OUT}} \times f_c \times R_{\text{SENSE}} \times G_{\text{SENSE}}}{G_{\text{EA}} \times V_{\text{REF}} \times V_{\text{N}}}
$$
(19)

Based on these equations,  $R_{COMP}$  and  $C_{COMP}$ can be calculated.

In cases where the ESR zero is in a relatively low-frequency region and results in insufficient gain margin, an optional capacitor  $(C_{POLE})$ should be added between COMP and GND. Then a pole formed by CPOLE and R<sub>COMP</sub> should be placed at the ESR zero to cancel the adverse effect. Calculate  $C_{POLE}$  with Equation (20):

$$
C_{\text{POLE}} = \frac{1}{2 \times \pi \times R_{\text{COMP}} \times f_{\text{ESRZ}}} \tag{20}
$$

#### **Design Example**

Table 1 shows a design example following the application guidelines for the specifications below.

**Table 1: Boost Design Example** 

| Vın  | 10V to 20V |
|------|------------|
| Vουτ | 24V        |
| tsw  | 300kHz     |

Figure 4 on page 20 shows the detailed application schematic.

# **MPQ3910A – 35V, BOOST CONTROLLER WITH LIGHT-LOAD OPERATION, AEC-Q100**

#### **PCB Layout Guidelines**

High-frequency switching regulators require very careful layout considerations for stable operation and low noise. For the best results, refer to Figure 3, and follow the guidelines below:

- 1. Keep the high-current path between the MOSFET drain, output diode, output capacitor, and current-sense resistor as short as possible for minimal noise and ringing.
- 2. Place the VCC capacitor close to VCC for the best decoupling.
- 3. Keep all feedback components close to FB to prevent noise injection on the FB trace.
- 4. Tie the ground return of the input and output capacitors to GND with a single-point connection.





**Bottom Layer Figure 3: Recommended Boost PCB Layout** 

### **TYPICAL APPLICATION CIRCUITS**



**Figure 4: Typical Boost Converter Application Schematic** 



**Figure 5: Typical SEPIC Converter Application Schematic** 



### **TYPICAL APPLICATION CIRCUITS** *(continued)*



**Figure 6: Flyback Converter Application Schematic** 



**Figure 7: H-V Boost Converter Application Schematic** 



### **TYPICAL APPLICATION CIRCUITS** *(continued)*







### **PACKAGE INFORMATION**

**MSOP-10** 





### **CARRIER INFORMATION**









### **REVISION HISTORY**



**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

单击下面可查看定价,库存,交付和生命周期等信息

[>>MPS\(芯源系统\)](https://www.oneyac.com/brand/982.html)