



# **Isolated PWM-Input Control High-Side/Low-Side Half-Bridge Gate Driver**

#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **DESCRIPTION**

The MP18871 is an isolated half-bridge gate driver solution with up to 4A source and sink peak current capacity. The gate driver is designed to drive power switching devices with short propagation delay and pulse-width distortion. By utilizing MPS proprietary capacitive-based isolation technology, the driver can provide up to  $5kV<sub>RMS</sub>$  withstand voltage (per UL1577) with SOIC wide-body package and greater than 100kV/µs commonmode transient immunity (CMTI) rating between the input side and output driver. With the advanced features, the drivers operate high efficiency, high power density, and robustness in a wide variety of power applications.

The MP18871 integrates dual-channel gate drivers in one package. Each output can be grounded to the separated grounds or connected to a positive or negative voltage reference. The secondary topology can be configured as a half-bridge high-side/low-side driver controlled by single PWM input signal. To prevent the occurrence of the shoot-through issue in half-bridge driver, the MP18871 provides the programmable dead-time set by an external resister.

A wide primary-side VDDI supply range makes the driver suitable to be interfaced with 3.3V or 5V digital controllers. And the secondary-side driver accepts up to 30V supply. All the supply voltage pins are with various under voltage lock-out (UVLO) level protection.

The MP18871 is available in narrow-/wide-body SOIC-16 and LGA-13 5mmx5mm packages.

# **FEATURES**

- PWM-Input Half-Bridge Driver
- Up to 5kV<sub>RMS</sub> Input to Output Isolation (SOIC-16 WB)
- $1500V<sub>DC</sub>$  Functional Isolation between Two Secondary-Side Drivers (SOIC-16 NB/WB)
- $\bullet$  700 $V_{DC}$  Functional Isolation between Two Secondary-Side Drivers (LGA-13 5mmx5mm)
- Common-Mode Transient Immunity (CMTI) >100kV/µs
- 2.8V to 5.5V Input VDDI Range to Interface with TTL and CMOS Compatible Inputs
- Up to 30V Output Drive Supply with Several UVLO Options
- 4A Source, 4A Sink Peak Current Output
- 50ns Typical Propagation Delay
- Overlap Protection and Programmable Dead-time Control
- Operating Temperature Range -40°C to +125°C
- UL 1577 Certified
	- SOIC-16 NB:  $3kV<sub>RMS</sub>$  Isolation for 60 secs.
	- SOIC-16 WB: 5kV<sub>RMS</sub> Isolation for 60 secs.
	- LGA-13: 2.5kVRMS Isolation for 60 secs.

# **APPLICATIONS**

- Half/Full-Bridge Converters
- Isolated DC/DC Converters
- Offline Isolated AC/DC Converters
- DC/AC Inverters

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **SELECTION GUIDE**





*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **TYPICAL APPLICATION**





# *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **ORDERING INFORMATION**



\* For Tape & Reel, add suffix -Z (e.g. MP18871-4AGSE-Z / MP18871-4AGY-Z / MP18871-4AGLU-Z) Please contact local sales or our distributors to check the latest availability status for the ordering part numbers.



*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **TOP MARKING**

MP18871-4X (SOIC-16 NB & SOIC-16 WB)

# **MPS YYWW**

# **M18871-4X**

# **LLLLLLLLL**

MPS: MPS prefix YY: Year code WW: Week code M18871-4X: Part number X: UVLO level code, where X=A, B, C, D or E LLLLLLLLL: Lot number

# **TOP MARKING**

MP18871-A4X (SOIC-16 NB & SOIC-16 WB)

**MPS YYWW 18871-A4X**

# **LLLLLLLLL**

MPS: MPS prefix YY: Year code WW: Week code 18871-A4X: Part number X: UVLO level code, where X=A, B, C, D or E LLLLLLLLL: Lot number



*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **TOP MARKING**

MP18871-4X (LGA-13 5mmx5mm)

# **MPSYYWW**

# **MP18871**

# **LLLLLLL**

# **4X**

MPS: MPS prefix YY: Year code WW: Week code MP18871: Part number LLLLLLL: Lot number 4X: The rest alphanumeric characters of part number X: UVLO level code, where X=A, B, C, D or E

# **TOP MARKING**

MP18871-A4X (LGA-13 5mmx5mm)

# **MPSYYWW MP18871 LLLLLLL**

# **A4X**

MPS: MPS prefix YY: Year code WW: Week code MP18871: Part number LLLLLLL: Lot number A4X: The rest alphanumeric characters of part number X: UVLO level code, where X=A, B, C, D or E



*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **PACKAGE REFERENCE**





#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **PIN FUNCTIONS**





### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

## **ABSOLUTE MAXIMUM RATINGS (1)**



### *ESD Ratings*









#### **Notes:**

- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T (MAX)-TA)/θJA. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on MP18871 evaluation board, 2 layer PCB.

<sup>1)</sup> Exceeding these ratings may damage the device.



*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **ELECTRICAL CHARACTERISTICS**

 $2.8V$  ≤ VDDI-GNDI ≤ 5.5V, VDDA-VSSA = VDDB-VSSB = 5V/12V/15V <sup>(5)</sup>, T<sub>J</sub> = -40°C to +125°C, typical value is tested at  $T_J = +25$ °C, all voltages with respect to the corresponding grounds, **unless otherwise noted.** 





#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **ELECTRICAL CHARACTERISTICS** *(continued)*

**2.8V ≤ VDDI-GNDI ≤ 5.5V, VDDA-VSSA = VDDB-VSSB = 5V/12V/15V <sup>(5)</sup>, T<sub>J</sub> = -40<sup>o</sup>C to +125<sup>o</sup>C,** typical value is tested at  $T_J = +25$ °C, all voltages with respect to the corresponding grounds, **unless otherwise noted.** 



MP18871 Rev. 0.8 **MonolithicPower.com** MonolithicPower.com<br>10/18/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>ations Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **ELECTRICAL CHARACTERISTICS** *(continued)*

**2.8V ≤ VDDI-GNDI ≤ 5.5V, VDDA-VSSA = VDDB-VSSB = 5V/12V/15V <sup>(5)</sup>, T<sub>J</sub> = -40<sup>o</sup>C to +125<sup>o</sup>C,** typical value is tested at  $T_J = +25$ °C, all voltages with respect to the corresponding grounds, **unless otherwise noted.** 



**NOTES:** 

5) For the test condition, VDDA-VSSA=VDDB-VSSB=5V is used for 3V UVLO devices; VDDA-VSSA=VDDB-VSSB =12V is used for 5V and 8V UVLO devices; VDDA-VSSA=VDDB-VSSB =15V is used for 10V and 12V UVLO devices.

6) Guaranteed by characterization, not production tested.

7) Guaranteed by design.

MP18871 Rev. 0.8 **MonolithicPower.com** MonolithicPower.com<br>12/18/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>ations Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change



### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **INSULATION & SAFETY-RELATED SPECIFICATIONS**



MP18871 Rev. 0.8 **MonolithicPower.com**<br>13<br>10/18/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>ations Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

#### **NOTES:**

- 8) Refer to package information for detailed dimensions. As isolated solution, the recommended land pattern is helpful to keep enough safety creepage and clearance distances on a printed-circuit board.
- 9) Electrical discharge caused by a partial discharge in the coupler.

11) The primary side terminals as well as the secondary side terminals of the barrier are connected together forming a two-terminal device. Then C<sub>IO</sub> and R<sub>IO</sub> are measured between the two terminals of the coupler.

# **SAFETY LIMITING VALUES (12)**



**NOTES:** 

13) The maximum safety temperature Ts has the same value as the maximum junction temperature T $_J$  (MAX) specified in ABSOLUTE MAXIMUM RATINGS.

14) Tested for 5V and 8V UVLO devices

15) Test condition: VDDI-GNDI=5.5V, VDDA-VSSA=VDDB-VSSB=30V, TJ=150°C, TA=25°C.

The safety power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature TA:

 $T_S = T_J (MAX) = T_A + (\theta_{JA} \times P_S),$ 

 $Ps=Is \times V_1$ , where  $V_1$  is the input voltage

<sup>10)</sup> Surge test is carried out in oil.

<sup>12)</sup> Maximum value allowed in the event of a failure.



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*



MP18871 Rev. 0.8 **MonolithicPower.com** MonolithicPower.com **15**<br>1976 10/18/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>Ations Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change

# ΡI

#### **MP18871 – ISOLATED PWM-INPUT HALF-BRIDGE GATE DRIVER**

*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **TYPICAL CHARACTERISTICS**

VDDI-GNDI = 5V, VDDA-VSSA = VDDB-VSSB = 12V,  $C_{LOAD}$ =0pF,  $T_J$  = 25°C, all voltages with **respect to the corresponding grounds, unless otherwise noted.** 



MP18871 Rev. 0.8 MonolithicPower.com **16** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>Ations Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change

# p

#### **MP18871 – ISOLATED PWM-INPUT HALF-BRIDGE GATE DRIVER**

#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **TYPICAL CHARACTERISTICS** *(continued)*

**VDDI-GNDI = 5V, VDDA-VSSA = VDDB-VSSB = 12V,**  $C_{\text{LOAD}}$  **= 0pF,**  $T_J$  **= 25°C, all voltages with respect to the corresponding grounds, unless otherwise noted.**



MP18871 Rev. 0.8 **MonolithicPower.com** MonolithicPower.com **17**<br>17 Metabra 2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>Ations Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **TYPICAL CHARACTERISTICS** *(continued)*

**VDDI-GNDI = 5V, VDDA-VSSA = VDDB-VSSB = 12V,**  $C_{\text{LOAD}}$  **= 0pF,**  $T_J$  **= 25°C, all voltages with respect to the corresponding grounds, unless otherwise noted.**





## *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **TYPICAL PERFORMANCE CHARACTERISTICS**

**Performance waveforms are tested on the evaluation board.** 

VDDI-GNDI = 5V, VDDA-VSSA = VDDB-VSSB = 12V,  $C_{\text{LOAD}}$ =0pF,  $T_A$  = 25°C, all voltages with **respect to the corresponding grounds, unless otherwise noted.** 









## *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **DEFINITIONS OF DYNAMIC PARAMETERS**



**Figure 3: Propagation Delay Matching and Pulse Width Distortion (Disable Dead-Time Function)** 



*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **DEFINITIONS OF DYNAMIC PARAMETERS** *(continued)*



**Figure 4: VDDI and VDDA/VDDB Under-Voltage Lockout (UVLO) (Disable Dead-Time Function)**





#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **DEVICE FUNCTIONAL MODES**



#### **Table 1: Logic True Table (16)(17)**

**NOTES:** 

16) L: Logic Low; H: Logic High; O: Left Open; X: Irrelevant; P: Powered; UP: Unpowered, UVLO condition.

17) If VDDI is powered, the output can operate functionally as long as this channel is powered normally.



*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

# **BLOCK DIAGRAM**



**Figure 6: Functional Block Diagram**



# **OPERATION**

The MP18871 is an isolated PWM-input control, half-bridge gate driver solution with 4A peak output current capacity. This IC is designed to drive power switching devices with short propagation delay and pulse-width distortion. With the advanced features, the MP18871 operates high efficiency, high power density, and robustness in a wide variety of power applications.

#### **Please see Table 1 for whole device functional modes.**

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) is implemented to avoid the chip or some blocks from operating at insufficient supply voltage. The MP18871 incorporates the internal UVLO comparators for all input and output supply circuit blocks to monitor VDDI, VDDA and VDDB, respectively. Figure 4 shows the input and output supply UVLO time sequence diagram.

If the input bias voltage VDDI is unpowered or under supply UVLO level, the chip is not activated and the output stages does not receive the control signal from the input stage. Then the UVLO mechanism holds the output forced low, regardless of the present logic levels of the input signals (including EN/DIS and PWM).

When either output stage of the driver is unpowered or below UVLO level, the corresponding channel's output is also pulled low. As long as either channel is powered normally, the corresponding channel can accept the related control signal functionally.



#### **Figure 7: Output Stage**

#### **Input Stage and On/Off Control**

*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

All of the control input pins (EN/DIS and PWM) accept a TTL/CMOS compatible logic inputs that is reliably isolated from each output. These control pins are easy to be driven with common logic-level signals from a digital controller. But, any input signal applied to these control pins must never be at a higher level than the input stage supply VDDI. So, it is recommended to tie VDDI to the same power supply of the control signal sources. The control logic of EN are active-high while the control logic of DIS are active-low. OUTA is in phase with PWM input and OUTB is always complementary with OUTA.

If the PWM input is left open, it is forced logic low thru the internal pull-down resistor. Provide a determined control signal to PWM pin for stable operation and do not let it floating.

Similarly, for on/off control, the EN pin is tied to VDDI thru the internal pull-up resistor while the DIS pin is connected to GNDI thru the internal pull-down resistor. Although leaving EN/DIS pin floating enables the chip to operate normally after start-up, it is still recommended to provide stable external signal input for on/off control in actual applications.

#### **Output Stage**

The output stage comprises an upper Pchannel MOSFET and a lower N-channel MOSFET (refer to Figure 7). The effective output pull-up source resistance  $R_{\text{OUTA H}}/R_{\text{OUTB H}}$  is the on-resistance of the upper P-channel MOSFET, which delivers the large peak source current during the external power-switch turn-on transition. The pull-down structure is simply an N-channel MOSFET, whose on-resistance  $R_{\text{OUTA}}$  / $R_{\text{OUTB}}$  is the output effective pull-down impedance during the drive-low state of the device.



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

The output stage is optimized to provide strong driving capacity to a power device during the miller plateau interval of the switching on/off procedure. So the MP18871 is capable of delivering 4A peak source/sink current pulses. And the rail-to-rail output ensures the voltage swings between VDDA/VDDB and VSSA/VSSB, respectively.

#### **Programmable Dead-Time and Overlap Protection**

To prevent the occurrence of the shoot-through issue in half-bridge driver, the MP18871 allows the user to adjust dead-time (DT), which inserts a user-programmable delay between transitions of OUTA and OUTB. The MP18871 always selects the driver's programmed dead-time as the operating dead-time.

When the dead-time control is enabled, in the meanwhile, the overlap protection scheme is activated. It prevents both channels from outputting logic-high synchronously. This overlap protection doesn't affect the dead-time setting of normal operation.

The dead-time delay operation is present on all output transitions from low to high. Refer to Figure 5 for more information about the operation of dead-time mechanism.

The chip's dead-time is set thru the DT pin. An around 0.65V steady-state bias voltage is generated at DT pin, and the DT pin's source current is monitored to adjust the dead-time delay. When leave DT pin open, a minimum dead-time duration  $(t_{DT})$  is set. Normally, the dead-time is programmed by placing a single resistor  $R_{DT}$  connected from the DT pin to input stage's ground GNDI. This  $R_{DT}$  resistance should be between the values of 2kΩ and 150kΩ and a filter capacitor of 220pF or above in parallel is recommended. The curve of the dead-time vs.  $R_{DT}$  is illustrated in TYPICAL PERFORMANCE CHARACTERISTICS.

#### **Common-Mode Transient Immunity**

Common-Mode Transient Immunity (CMTI) is one of the key characteristics that correlate to an isolator's robustness, especially important in high-voltage applications with fast transient devices (like SiC/GaN FET). When a power device is switching, the high slew rate dv/dt or di/dt transient noise can corrupt the signal

transmission across the isolation barrier. CMTI is defined as maximum tolerable rate-of-rise (or fall) of a common-mode voltage applied between two isolated circuits, given in volts per second (V/ns or kV/us). Below the maximum slew rate of a common mode voltage, the output of the isolator remains at the specific logic level and at the specified timing.



**Figure 8: High Slew Rate Transient Noise Coupling Path** 



#### **Figure 9: Abnormal Pulse Caused by Coupled Noise if dv/dt > CMTI**

Figure 10 shows the CMTI test setup to measure the CMTI of a coupler in both static and dynamic operation, under specified common-mode pulse magnitude  $(V_{CM})$  and specified slew rate of the common-mode pulse  $(dV<sub>CM</sub>/dt)$  and other specified test or ambient conditions. The isolator's output should stay in the correct state as long as the pulse magnitude and the slew rate meet the CMTI specification.

MP18871 Rev. 0.8 MonolithicPower.com **25**

<sup>10/18/2021</sup> MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>Preliminary Specifications Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*



**Figure 10: CMTI Test Setup**



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **APPLICATION INFORMATION**

Figure 13 is a reference design for typical application circuit.

#### **Selecting the VDDI Capacitor**

The input supply VDDI capacitor reduces the surge current drawn from the input supply and supports the current consumption for the primary logic interface and transmitter block. Since the input side's operating current is only a few mA, a 100nF ceramic capacitor with X5R or X7R dielectrics is highly recommended because of its low ESR and small temperature coefficients. For most applications, add a >1µF capacitor in parallel with this 100nF as the bypass capacitor if the real supply power is far away from the VDDI pin.

#### **Selecting the VDDA/VDDB Capacitor**

As the bypass capacitor of the output gate driver, besides the consumption of driving control block, the VDDA/VDDB capacitor maintains the stable driving voltage and supports up to 4A the transient source current.

Assume the allowable VDDA/VDDB voltage ripple is ∆VDDA/VDDB which guarantees that the driver supply voltage cannot drop close to UVLO level, the minimum VDDA/VDDB capacitor is

$$
C_{\text{VDDA/VDDB}} = \frac{I_{\text{VDDA/VDDB}} \times \frac{1}{f_{\text{SW}}} + Q_{\text{G}}}{\Delta \text{VDDA / VDDB}}
$$
(1)

where,

I<sub>VDDA/VDDB</sub> is VDDA/VDDB operation current;  $f<sub>SW</sub>$  is the switching frequency;  $Q<sub>G</sub>$  is the gate charge of the power device.

Care should be taken when the loop resistance, voltage drop and DC bias voltage ripple have impact on supply voltage. Especially for channel A which usually operates as the highside driver in a half-bridge converter and is powered by a bootstrap circuity, too large VDDA capacitor is not a good option. It may not be charged fast at system power-up or bootstrap cycle. VDDA could stay below UVLO level and fails to power the high-side driver. Generally, a 1µF capacitor is chosen for channel A. If channel A is powered by a special supply, a larger VDDA capacitor can be selected.

Channel B is powered by a special supply and the VDDB capacitor needs to support the VDDA capacitor's charging current thru bootstrap, so a large bypass capacitor can be chosen, like a 10µF ceramic capacitor. Similarly, a secondary high frequency bypass capacitor of 100nF in parallel is recommended.

#### **Selecting the Bootstrap Diode and Series Resistor**

A bootstrap configuration is often applied to power the high-side driver in a half-bridge converter. The bootstrap capacitor is charged thru the bootstrap diode and series resistor during the low-side turn-on interval. And the diode needs to load the high reverse voltage (higher than bus voltage) during the low-side turn-on interval. To reduce the conduction losses and reverse recovery losses, a highvoltage, fast recovery diode or schottky diode should be chosen.

Meanwhile, a bootstrap series resistor is also used to limit the inrush charging current, which could generate a spike on VDDA pin. The recommended value is not larger than 10Ω. Then the estimated peak charging current is

$$
I_{\text{BST}} = \frac{\text{VDDA} / \text{VDDB} - V_{\text{D\_BST}}}{R_{\text{BST}}} \tag{2}
$$

where,

 $V_{\text{D}}$   $_{\text{BST}}$  is the forward voltage drop of the bootstrap diode;  $R_{\text{BST}}$  is the bootstrap series resistor.

**Selecting the Input Filter for PWM** 

Theoretically, the PWM input filter is not necessary. The low pass filter slows the PWM signal's rising/falling edge and affects the propagation delay. However, it is still recommended to add a simply RC filter at input close to PWM pin if the high frequency ringing introduced by PCB traces is terrible.

Generally, to avoid increasing the input resistance, a smaller than 100Ω resistor can be selected. When selecting the filter capacitor, make sure the filter's cut-off frequency is at least ten times higher than the switching frequency, a dozens of PF capacitor should be enough.



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

#### **Selecting the External Driving Resistor**

The external driving resistor can be applied to limit the ringing noise on driving signal and adjust the switching speed to improve EMI performance. But large driving resistor increases the switching losses, reduces system efficiency and brings thermal issue. In actual applications, the turn-on and turn-off speeds can be adjusted by different driving resistors, respectively. The sink resistor is in series with an anti-parallel diode to be separated from the source resistor. And the total driving resistor when pulling down the power device is the sink resistor in parallel with the source resistor.

The peak driving current is the key feature to evaluate the effect of the driving resistors. Without driving resistor, the MP18871 can drive both 4A peak source/sink current.

Considering the driving resistor, the peak source driving current is

$$
I_{\text{OUTA\_SRC}} = \frac{\text{VDDA}}{R_{\text{OUTA\_H}} + R_{\text{G\_SRC}} + R_{\text{G(int)}}}
$$
(3)

$$
I_{\text{OUTB\_SRC}} = \frac{\text{VDDB}}{R_{\text{OUTB\_H}} + R_{\text{G\_SRC}} + R_{\text{G(int)}}}
$$
(4)

The peak sink driving current is

$$
I_{\text{OUTA\_SNK}} = \frac{V_{\text{GSA\_ON}}}{R_{\text{OUTA\_L}} + R_{\text{G\_SRC}} \parallel R_{\text{G\_SNK}} + R_{\text{G(int)}}}
$$
(5)

$$
I_{\text{OUTB\_SNK}} = \frac{V_{\text{GSB\_ON}}}{R_{\text{OUTB\_L}} + R_{\text{G\_SRC}} \parallel R_{\text{G\_SNK}} + R_{\text{G(int)}}}
$$
(6)

where,

 $R<sub>G-SRC</sub>$  is the external source resistor;  $R<sub>G-SNK</sub>$  is the external sink resistor; R<sub>G(int)</sub> is internal gate resistance of the power device;

 $V_{\text{GSA ON}}/V_{\text{GSB ON}}$  is the stable gate-source voltage of the power device in ON interval. Generally, it should be close to VDDA/VDDB.

Since the driving current cannot higher than 4A, select the smaller value of the estimated IOUTA SRC/OUTB\_SRC OF IOUTA\_SNK/OUTB\_SNK and 4A as the actual peak driving current.

#### **Setting the Dead-Time on DT pin**

In half-bridge power converter, a dead-time is inserted during dynamic switching transition between high-side and low-side power devices to prevent shoot-through. The MP18871's dead-time can be controlled by DT setting. The chip always selects the driver's programmed dead-time as the operating dead-time.

The dead-time setting needs to be determined by actual system requirements. By observing the real  $V_{GS}$ ,  $V_{DS}$  and switch node's waveforms of both high-/low-side devices and considering ZVS control logic. Make sure the dead-time interval is with enough margin at any load condition.

The MP18871's dead-time setting is programmed by DT pin. Select the suitable resistor according to the curve of the dead-time  $VS. R<sub>DT</sub>$ .

#### **Estimate Gate Driver's Power Loss**

The total power loss on the gate driver is used to estimate the thermal performance. The MP18871 needs to operate under Safety Limiting Values.

The first element is the chip's operation power consumption  $P_{OP}$ :

$$
P_{\text{OP}} = \text{VDDI} \times I_{\text{VDDI}} + \text{VDDA} \times I_{\text{VDDA}} + \text{VDDB} \times I_{\text{VDDB}} \tag{7}
$$

The driver self-power consumption is related to the switching frequency and supply voltage. Typical Characteristics provide the relationship reference of input and output channels' current consumption vs. operating frequency.

The key element is the driving power loss at switching operation. As a conventional totempole gate driver, the MP18871's each channel charges and discharges the gate capacitance of the power device one time during every switching cycle.

During the charging and the discharging period, the total energy is supplied by VDDA/VDDB. If there is no external gate driving resistor, the equation of power dissipation is given as

MP18871 Rev. 0.8 MonolithicPower.com **28**

<sup>10/18/2021</sup> MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>1902 Preliminary Specifications Subject to Change © 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change

# pc

#### **MP18871 – ISOLATED PWM-INPUT HALF-BRIDGE GATE DRIVER**

*PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE* 

$$
P_{\text{SW}} = \left(\text{VDDA} \times \int\limits_{0}^{t_{\text{ON}}} i_{\text{GA}}(t)dt + \text{VDDB} \times \int\limits_{0}^{t_{\text{ON}}} i_{\text{GB}}(t)dt\right) \times f_{\text{SW}}
$$

$$
= (VDDA + VDDB) \times Q_{G} \times f_{SW}
$$
 (8)

where,

 $t<sub>ON</sub>$  is the turn-on time;  $i_{GAVGB}(t)$  is the driving current.

Considering the action of the external source/sink resistors, the dynamic power dissipation estimation becomes complicated.

If the driving current is not saturated to 4A in whole switching cycle with external gate resistors, this power dissipation is shared between the internal source/sink resistances of the gate driver and the external gate driving resistors based on the ratio of these series resistances (see Equation 9).

$$
P_{SW} = \frac{VDDA \times Q_{G} \times f_{SW}}{2} \times \left( \frac{R_{OUTA\_H}}{R_{OUTA\_H} + R_{G\_SRC} + R_{G(int)}} + \frac{R_{OUTA\_L}}{R_{OUTA\_L} + R_{G\_SRC}} \right)
$$
\n
$$
+ \frac{VDDB \times Q_{G} \times f_{SW}}{2} \times \left( \frac{R_{OUTB\_H}}{R_{OUTB\_H} + R_{G\_SRC} + R_{G(int)}} + \frac{R_{OUTB\_L}}{R_{OUTB\_L} + R_{G\_SRC}} \right)
$$
\n
$$
P_{SW\_SAT} = 4A \times \int_{0}^{t_{ON\_SAT}} (VDDA - V_{GSA}(t)) dt + 4A \times \int_{0}^{t_{OFF\_SAT}} (V_{GSA}(t)) dt + 4A \times \int_{0}^{t_{OFF\_SAT}} (V_{GSB}(t)) dt
$$
\n
$$
+ 4A \times \int_{0}^{t_{ON\_SAT}} (VDDB - V_{GSB}(t)) dt + 4A \times \int_{0}^{t_{OFF\_SAT}} (V_{GSB}(t)) dt
$$
\n(10)

where,

tON\_SAT/OFF\_SAT is the turn-on/off time with saturated 4A current output:  $V_{GSA/GSB}(t)$  is the gate voltage of the power device in these saturation time.

In some conditions, the MP18871 outputs the saturated 4A current at the beginning of the turn-on/off interval. It results in the power loss calculation in these saturation time becomes Equation 10.

The actual power loss should be the combination of Equation 9 and Equation 10. Then the total power loss dissipated in the MP18871 is

$$
P_{\text{Loss}} = P_{\text{OP}} + P_{\text{sw}} \tag{11}
$$

Taking the total power loss multiplied by Junction-to-Ambient Thermal Resistance θJA to know the junction temperature rise above the ambient temperature. Make sure the junction temperature  $T_J$  is below the maximum safety temperature  $T_s$ .



# *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For best results, refer to the guidelines below.

- 1. Place the bypass/decoupling capacitors as close as possible to the VDDI/VDDA/VDDB supply pins and the corresponding grounds. For each supply pin, it is recommended to add a low ESR/ESL, high frequency bypass capacitor of 100nF.
- 2. Place the dead-time setting resistor and its bypassing capacitor close to DT pin.
- 3. If input RC filter is used, it is recommended to place this filter close to the corresponding control pin.
- 4. Place the high current paths, like supply path, drive path and the connection between the source of the external power device and VSSA/VSSB pin very close to the driver chip with short, direct, and wide traces to minimize the parasitic inductances and avoid large transient and ringing noise.
- 5. It is highly recommended to place large power and ground planes or multiple layers to help dissipate heat from the gate driver chip to PCB to improve the thermal performance. However, must take care of splitting the traces or coppers to allow sufficient insulation distance between different low-/high-voltage planes.
- 6. Keep the driving loop, form OUTA/OUTB, the gate-to-source of the power device to VSSA/VSSB, short in a minimal area. Try to avoid the driving trace across different PCB layers thru vias, since it can bring parasitic inductances. Meanwhile, the driver IC should be placed as close as possible to the power device.
- 7. Refer to the recommended land pattern design of each package type for adequate insulation space between the primary and secondary side. Avoid placing any components, tracks or copper below the chip's body in any PCB layer.
- 8. A board cutout under the chip is not necessary, but it is still recommended to create it to extend the creepage distance on PCB surface, except for small size LGA

package. The LGA package's bottom side is pressed on the PCB surface, so the PCB cutout is not effective but can make the board easy to be twisted.

9. If the driver chip is used in half-bridge configuration, keep enough space and try to increase creepage distance between dual channels.

Take a 2-layer PCB layout with SOIC-16 WB package as an example. Figure 11 and 12 shows the layout around the chip. The components labels are consistent with those in Figure 13.



**Figure 11: Top Layer Layout Reference**



**Figure 12: Bottom Layer Layout Reference**

MP18871 Rev. 0.8 MonolithicPower.com **30**

10/18/2021 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.<br>Preliminary Specifications Subject to Change <br>© 2021 MPS. All Rights Reserved. Preliminary Specifications Subject to Change



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **TYPICAL APPLICATION CIRCUITS**



**Figure 13: Typical Application Circuit Reference Design**



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **PACKAGE INFORMATION**





**TOP VIEW** 



**FRONT VIEW** 



#### **RECOMMENDED LAND PATTERN**



#### **SIDE VIEW**



**DETAIL "A"** 

#### NOTE:

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN **BRACKET IS IN MILLIMETERS.**
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-013, VARIATION AA. 6) DRAWING IS NOT TO SCALE.



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **PACKAGE INFORMATION** *(continued)*

**SOIC-16 NB (HV ISOLATION)** 



PROTRUSIONS OR GATE BURRS.

3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING)



5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BC. 6) DRAWING IS NOT TO SCALE.







#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **PACKAGE INFORMATION** *(continued)*



**TOP VIEW** 



**BOTTOM VIEW** 



**SIDE VIEW** 



#### **NOTE:**

1) ALL DIMENSIONS ARE IN MILLIMETERS.

- 2) LEAD COPLANARITY SHALL BE 0.10
- MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-303.
- 4) DRAWING IS NOT TO SCALE.

#### **RECOMMENDED LAND PATTERN**



#### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **CARRIER INFORMATION**



**SOIC-16 NB & SOIC-16 WB** ◯ ◯  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcap$  $\bigcirc$ Pin1 111 1 ABCD ABCD ABCD **PC** ь **Feed Direction**

### **LGA-13 (5mmx5mm)**









### *PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE*

# **CARRIER INFORMATION** *(continued)*



**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

单击下面可查看定价,库存,交付和生命周期等信息

[>>MPS\(芯源系统\)](https://www.oneyac.com/brand/982.html)