# ATA663211

## LIN Transceiver

#### **Features**

- · ISO 26262 Functional Safety Ready
- · Supply Voltage up to 40V
- Operating Voltage V<sub>VS</sub> = 5V to 28V
- · Very Low Supply Current
  - Sleep mode: typically 9 μA
  - Fail-Safe mode: typically 80 μA
  - Normal mode: typically 250 μA
- · Fully Compatible with 3.3V and 5V Devices
- LIN Physical Laver according to LIN 2.0, 2.1, 2.2. 2.2A and SAEJ2602-2
- Wake-Up Capability through LIN Bus (100 μs Dominant)
- External Wake-Up through WKin pin (100 μs Low Level)
- INH Output to Control an External Voltage Regulator or to Switch the Commander Pull-Up
- · Wake-Up Source Recognition
- · TXD Time-Out Timer
- Bus Pin is Overtemperature and Short-Circuit Protected vs. GND and Battery
- · Advanced EMC and ESD Performance
- · Fulfills the OEM "Hardware Requirements for LIN in Automotive Applications Rev.1.3"
- · Interference and Damage Protection according to ISO 7637
- · AEC-Q100 and AEC-Q006 Qualified
- Two Ambient Temperature Grades Available:
  - ATA663211-GAQW and ATA663211-GBQW up to  $T_{amb} = +125$ °C
  - ATA663211-GBQW0 up to  $T_{amb}$  = +150°C
- · Packages: 8-Lead SOIC, 8-Lead VDFN with Wettable Flanks (Moisture Sensitivity Level 1)

#### **Description**

The ATA663211 device is a fully integrated LIN transceiver designed in compliance with the LIN specification 2.0, 2.1, 2.2, 2.2A and SAEJ2602-2. It interfaces the LIN protocol handler and the physical layer. The device is designed to handle the low-speed data communication in convenience electronics, for example, in vehicles. Improved slope control at the LIN bus ensures data communication up to 20 Kbaud. Sleep mode guarantees minimal current consumption even in the case of a floating bus line or a short circuit on the LIN bus to GND.

Note: The current LIN standards use the terminology "Master" and "Slave". The LIN standard groups have decided "Commander" that the terms "Responder" will be used in future.

#### **Package Types**



## ATA663211 Block Diagram



#### 1.0 FUNCTIONAL DESCRIPTION

### 1.1 Physical Layer Compatibility

Since the LIN physical layer is independent of higher LIN layers (for example, LIN protocol layer), all nodes with a LIN physical layer according to revision 2.x can be mixed with LIN physical layer nodes based on earlier versions (for instance, LIN 1.0, LIN 1.1,LIN 1.2, LIN 1.3) without any restrictions.

#### 1.2 Operating Modes

FIGURE 1-1: ATA663211 OPERATING MODES



TABLE 1-1: ATA663211 OPERATING MODES

| Operating Mode  | Transceiver | INH | LIN           | TXD                                         | RXD        |  |
|-----------------|-------------|-----|---------------|---------------------------------------------|------------|--|
| Fail-Safe       | OFF         | ON  | Recessive     | Signaling fail-safe sources (see Table 1-2) |            |  |
| Normal          | ON          | ON  | TXD-dependent | Follows data transmission                   |            |  |
| Sleep/Unpowered | OFF         | OFF | Recessive     | Low                                         | High Ohmic |  |

#### 1.2.1 NORMAL MODE

This is the normal transmitting and receiving mode of the LIN Interface in accordance with LIN specification 2.x.

#### 1.2.2 SLEEP MODE

A falling edge at EN switches the IC into Sleep mode. While in Sleep mode, the transmission path is disabled and the device is in Low-Power mode. Supply current from  $V_{BAT}$  is typically 9  $\mu A.$  In Sleep mode the INH pin is switched off. The internal termination resistor between the LIN pin and VS pin is disabled. Only a weak pull-up current (typical 10  $\mu A)$  between the LIN pin and VS pin is present. Sleep mode can be activated independently from the actual level on the LIN or WKin pin.

If the TXD pin is short-circuited to GND, it is possible to switch to Sleep mode though EN after t >  $t_{dom}$ .

#### 1.2.3 FAIL-SAFE MODE

The device automatically switches to Fail-Safe mode at system power-up or after a wake-up event. The INH output is switched on and the LIN transceiver is switched off. The IC stays in this mode until EN is switched to high. The IC then changes to Normal mode. During Fail-Safe mode the TXD pin is an output, and, together with the RXD output pin, signals the fail-safe source.

If the device enters Fail-Safe mode coming from the Normal mode (EN = 1) due to a VS undervoltage condition ( $V_{VS} < V_{VS\_th\_N\_F\_down}$ ), it is possible to switch into Sleep mode by a falling edge at the EN input. With this feature, the current consumption is further reduced.

A wake-up event from Sleep mode is signaled to the microcontroller using the RXD pin and the TXD pin. A VS undervoltage condition is also signaled at these two pins. The coding is shown in Table 1-2.

## 1.3 Wake-Up Scenarios from Sleep Mode

## 1.3.1 REMOTE WAKE-UP THROUGH LIN BUS

#### 1.3.1.1 Remote Wake-up from Sleep Mode

A voltage lower than the LIN pre-wake detection VLINL at the LIN pin activates the internal LIN receiver and starts the wake-up detection timer. A falling edge at the LIN pin, followed by a dominant bus level maintained for a certain period of time (>t<sub>bus</sub>) and following a rising edge at the LIN pin result in a remote wake-up request and the device switches to Fail-Safe mode. The INH pin is activated (switches to VS) and the internal LIN termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD and interrupts the microcontroller.

## 1.3.2 LOCAL WAKE-UP THROUGH WKIN PIN

A falling edge at the WKin pin followed by a low level maintained for a certain period of time (>t\_WKin) result in a local wake-up request and the device switches to Fail-Safe mode. The INH pin is activated (switches to VS) and the internal LIN termination resistor is switched on. The local wake-up request is indicated by a low level at the TXD pin and a high level at the RXD pin, generating an interrupt for the microcontroller. Even when the WKin pin is low, it is possible to switch to Sleep mode via the EN pin. In this case, the wake-up signal has to be switched to high >10  $\mu s$  before the negative edge at WKin starts a new local wake-up request.

TABLE 1-2: SIGNALING IN FAIL-SAFE MODE

| Fail-Safe Sources                                                           | TXD  | RXD  |
|-----------------------------------------------------------------------------|------|------|
| LIN wake-up (LIN pin)                                                       | Low  | Low  |
| Local wake-up (WKin pin)                                                    | Low  | High |
| VS <sub>th</sub> (battery) undervoltage<br>detection V <sub>VS</sub> < 3.9V | High | Low  |

**Note 1:** Assuming an external pull-up resistor (typical 5 kΩ) has been added on pin TXD to the power supply of the microcontroller.

EN High



Regulator wake-up time delay

Microcontroller start-up delay time

FIGURE 1-3: LOCAL WAKE-UP FROM WAKE-UP SWITCH

Off state

Node in sleep state

voltage regulator

ΕN



#### 1.3.3 WAKE-UP SOURCE RECOGNITION

The device can distinguish between different wake-up sources. The wake-up source can be read on the TXD and RXD pin in Fail-Safe mode, if an external pull-up resistor (typically 5 k $\Omega$ ) has been added on pin TXD to the power supply of the microcontroller (see Table 1-3). These flags are reset immediately if the microcontroller sets pin EN to high and the IC is in Normal mode.

TABLE 1-3: SIGNALING IN FAIL-SAFE MODE

| Fail-Safe Sources                                                          | TXD  | RXD  |
|----------------------------------------------------------------------------|------|------|
| LIN wake up (LIN pin)                                                      | Low  | Low  |
| Local wake up (WKin pin)                                                   | Low  | High |
| VS <sub>th</sub> (battery) undervoltage detection (V <sub>VS</sub> < 3.9V) | High | Low  |

Note 1: Assuming an external pull-up resistor (typical 5 kΩ) has been added on pin TXD to the power supply of the microcontroller.

# 1.4 Behavior under Low Supply Voltage Condition

After the battery voltage has been connected to the application circuit, the voltage at the VS pin increases according to the block capacitor used in the application (see Figure "ATA663211 Block Diagram"). If  $V_{VS}$  is higher than the minimum VS operation threshold  $V_{VS\_th\_U\_F\_up}$ , the IC mode changes from Unpowered mode to Fail-Safe mode, the INH output is switched on and the LIN transceiver can be activated.

If, during Sleep mode, the voltage level of  $V_{VS}$  drops below the under-voltage detection threshold  $V_{VS\_th\_N\_F\_down}$  (typically 4.3V), the operation mode is not changed and no wake up is possible. Only if the supply voltage on the VS pin drops below the VS operation threshold  $V_{VS\_th\_U\_F\_down}$  (typically 2.05V), does the IC switch to Unpowered mode.

If, during Normal mode, the voltage level on the VS pin drops below the VS undervoltage detection threshold  $V_{VS\_th\_N\_F\_down}$  (typically 4.3V), the IC switches to Fail-Safe mode. This means that the LIN transceiver is disabled in order to avoid malfunctions or false bus messages. If the supply voltage  $V_{VS}$  drops further below the VS operation threshold  $V_{VS\_th\_U\_F\_down}$  (typically 2.05V), the IC switches to Unpowered mode and the INH output switches off.

#### 1.5 Pin Descriptions

The descriptions of the pins are listed in Table 1-4.

TABLE 1-4: PIN FUNCTIONING TABLE

| Pin      | Symbol | Function                                                                                                                                                                       |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | RXD    | Receive data output                                                                                                                                                            |
| 2        | EN     | Enables Normal mode if the input is high                                                                                                                                       |
| 3        | WKin   | High-voltage input for local wake-up request. If not needed, connect directly to VS                                                                                            |
| 4        | TXD    | Transmit data input                                                                                                                                                            |
| 5        | GND    | Ground, heat slug                                                                                                                                                              |
| 6        | LIN    | LIN bus line input/output                                                                                                                                                      |
| 7        | VS     | Supply voltage                                                                                                                                                                 |
| 8        | INH    | Battery-related high-side switch output for controlling an external voltage regulator or to switch off the LIN Commander pull-up resistor; switched on after a wake-up request |
| Backside | EP     | Heat slug, internally connected to the GND pin (only for the VDFN8 package)                                                                                                    |

#### 1.5.1 OUTING PIN (RXD)

In Normal mode, this pin reports the state of the LIN bus to the microcontroller. LIN high (Recessive state) is indicated by a high level at RXD; LIN low (Dominant state) is indicated by a low level at RXD.

The output is an open drain; it is compatible with a 3.3V or 5V power supply. The AC characteristics are defined by an external pull-up resistor of 4.7 k $\Omega$  to 5V and a load capacitor of 20 pF.

In Unpowered mode, RXD is switched off.

#### 1.5.2 ENABLE INPUT PIN (EN)

The enable input pin controls the operating mode of the device. If EN is high, the circuit is in Normal mode, with transmission paths from TXD to LIN and from LIN to RXD both active.

If EN is switched to low while TXD is still high, the device is forced to Sleep mode. This means that no data transmission is possible and current consumption is reduced to  $l_{VSsleeD}$  typical 9  $\mu A.$ 

The EN pin provides a pull-down resistor to force the transceiver into Recessive mode if EN is disconnected.

#### 1.5.3 WKIN PIN

This pin is a high-voltage input used for waking up the device from Sleep mode. It is usually connected to an external switch in the application to generate a local wake up. A pull-up current source with typically 10  $\mu A$  is implemented. The voltage threshold for a wake-up signal is typically 2V below the  $V_{VS}$  voltage.

If a local wake up is not needed in the application, the WKin pin can be connected directly to the VS pin.

#### 1.5.4 INPUT/OUTPUT (TXD)

In Normal mode, the TXD pin is the microcontroller interface for controlling the state of the LIN output. TXD must be pulled to ground in order to drive the LIN bus low. If TXD is high, the LIN output transistor is turned off and the bus is in the Recessive state. If the TXD pin stays at GND level while switching into Normal mode, it must be pulled to high level longer than 10  $\mu s$  before the LIN driver can be activated. This feature prevents the bus line from being accidentally driven to Dominant state after Normal mode has been activated (also in case of a short circuit at TXD to GND). During Fail-Safe mode, this pin is used as output and signals the fail-safe source.

The TXD pin provides a pull-down resistor in order to have a defined level if TXD is disconnected.

An internal timer prevents the bus line from being driven permanently in the Dominant state. If TXD is forced to low longer than  $t_{\rm dom}$  > 20 ms, the LIN bus driver is switched to the Recessive state. Nevertheless, when switching to Sleep mode, the actual level at the TXD pin is relevant.

To reactivate the LIN bus driver, switch TXD to high (>10  $\mu$ s).

#### 1.5.5 GROUND PIN (GND)

The IC does not affect the LIN bus in the event of GND disconnection. It is able to handle a ground shift of up to 11.5% of  $V_{VS}$ .

#### 1.5.6 BUS PIN (LIN)

A low-side driver with internal current limitation and thermal shutdown as well as an internal pull-up resistor according to LIN specification 2.x is implemented. The voltage range is from -27V to +40V. This pin exhibits no reverse current from the LIN bus to VS, even in the event of a GND shift or  $V_{\mbox{\footnotesize{Bat}}}$  disconnection. The LIN receiver thresholds comply with the LIN protocol specification.

The fall time (from recessive to dominant) and the rise time (from dominant to recessive) are slope-controlled.

During a short circuit at LIN to  $V_{Bat}$ , the output limits the output current to  $I_{BUS\_LIM}$ . Due to the power dissipation, the chip temperature exceeds  $T_{off}$  and the LIN output is switched off. The chip cools down and after a hysteresis of  $T_{hys}$ , switches the output on again. RXD stays on high because LIN is high.

During a short circuit from LIN to GND, the IC can be switched into Sleep mode and even in this case the current consumption is lower than 100  $\mu$ A. If the short circuit disappears, the IC starts with a remote wake up.

The reverse current is <2  $\mu$ A at pin LIN during loss of  $V_{Bat}$ . This is optimal behavior for bus systems where some LIN nodes are supplied from battery or ignition.

#### 1.5.7 SUPPLY PIN (VS)

LIN operating voltage is VS = 5V to 28V. Undervoltage detection is implemented to disable transmission if VS falls below typical 4.5V, in order to avoid false bus messages. After switching on  $V_{VS}$ , the IC starts in Fail-Safe mode and the INH output is switched on.

The supply current in Sleep mode is typically 9 μA.

#### 1.5.8 INHIBIT OUTPUT PIN (INH)

This pin is used to control an external voltage regulator or to switch the LIN Commander pull-up resistor ON/OFF in case the device is used in a Commander node. The inhibit pin provides an internal switch toward the VS pin which is protected by temperature monitoring. If the device is in normal or Fail-Safe mode, the inhibit high-side switch is turned on. When the device is in Sleep mode, the inhibit switch is turned off, thus disabling the voltage regulator or other connected external devices.

A wake-up event on the LIN bus or at the WKin pin switches the INH pin to the VS level. After a system power-up ( $V_{VS}$  rises from zero), the INH pin switches to the  $V_{VS}$  level automatically.

#### 1.6 Typical Applications

FIGURE 1-4: ATA663211 TYPICAL APPLICATION CIRCUIT



### 2.0 ELECTRICAL CHARACTERISTICS

## **Absolute Maximum Ratings**<sup>†</sup>

| Supply Voltage (V <sub>VS</sub> )                                                    | 0.3V to +40V        |
|--------------------------------------------------------------------------------------|---------------------|
| Logic Pins:                                                                          |                     |
| Voltage Levels (RXD, TXD, EN, NRES) (V <sub>Logic</sub> )                            | -0.3V to +5.5V      |
| Output DC currents (I <sub>Logic</sub> )                                             | 5 mA to +5 mA       |
| LIN                                                                                  |                     |
| DC Voltage                                                                           | 27V to +40V         |
| Pulse time <500 ms                                                                   | 27V to +43V         |
| INH                                                                                  |                     |
| DC Voltage                                                                           | 0.3V to (VS + 0.3V) |
| DC Current                                                                           | 100 mA to +30 mA    |
| WKin voltage levels                                                                  |                     |
| DC Voltage (VWKIN)                                                                   | 0.3V to +40V        |
| Transient voltage according to ISO7637 (coupling 1 nF, with 2.7K serial resistor)    | 150V to +100V       |
| ESD according to IBEE LIN EMC; test specification 1.0 following IEC 61000-4-2        |                     |
| Pin VS, LIN to GND, WKin (with external circuitry according to applications diagram) | ±6 kV               |
| ESD HBM following STM5.1 with 1.5 k $\Omega$ /100 pF                                 |                     |
| Pin VS, LIN, INH to GND                                                              | ±6 kV               |
| Pin WKin to GND                                                                      | ±5 kV               |
| HBM ESD ANSI/ESD-STM5.1 JESD22-A114 AEC-Q100 (002)                                   | ±3 kV               |
| CDM ESD STM 5.3.1                                                                    | ±750V               |
| Machine Model ESD AEC-Q100-RevF(003)                                                 | ±200V               |
| Virtual Junction Temperature (T <sub>VJ</sub> )                                      | 40°C to +175°C      |
| Storage Temperature (T <sub>stg</sub> )                                              | 55°C to +150°C      |

**† Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

## ATA663211

## **ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:** Unless otherwise specified all values refer to GND pins,  $5V < V_{VS} < 28V$ , Grade 1:  $-40^{\circ}C < T_{VJ} < 150^{\circ}C$  and Grade 0:  $-40^{\circ}C < T_{VJ} < 160^{\circ}C$ 

|      | 1: -40°C < I <sub>VJ</sub> < 150°C a                |                             |      | T    | Marr | 11:-: | Conditions                                                                                     |
|------|-----------------------------------------------------|-----------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------|
| No.  | Parameters                                          | Symbol                      | Min. | Тур. | Max. | Unit  | Conditions                                                                                     |
| 1    | VS Pin                                              |                             | T    | 1    |      | 1     |                                                                                                |
| 1.1  | Nominal DC<br>Voltage Range                         | Vvs                         | 5    | 13.5 | 28   | V     |                                                                                                |
|      |                                                     | l <sub>VSsleep</sub>        | 3    | 9    | 15   | μА    | Sleep mode $V_{LIN} > V_{VS}$ - 0.5V $V_{VS} <$ 14V, T = 27°C (Note 1)                         |
| 1.3  | Supply Current in Sleep mode                        | I <sub>VSsleep</sub>        | 3    | 11   | 18   | μА    | Sleep mode $V_{LIN} > V_{VS} - 0.5V$ $V_{VS} < 14V$ only for ATA663211-GAQW and ATA663211-GBQW |
|      |                                                     | l <sub>VSsleep</sub>        | 3    | 11   | 20   | μА    | Sleep mode $V_{LIN} > V_{VS} - 0.5V$ $V_{VS} < 14V$                                            |
|      |                                                     | I <sub>VSsleep_short</sub>  | 20   | 50   | 100  | μА    | Sleep mode, V <sub>LIN</sub> = 0V<br>bus shorted to GND<br>VV <sub>VS</sub> < 14V              |
| 1.4  | Supply Current in Normal Mode                       | I <sub>VSrec</sub>          | 150  | 250  | 320  | μА    | Bus recessive<br>V <sub>VS</sub> < 14V                                                         |
| 1.5  | Supply Current in Normal Mode                       | I <sub>VSdom</sub>          | 200  | 700  | 950  | μА    | Bus dominant<br>(internal LIN pull-up resistor<br>active)<br>V <sub>VS</sub> < 14V             |
| 1.6  | Supply Current in Fail-Safe mode                    | I <sub>VSfail</sub>         | 40   | 80   | 110  | μА    | Bus recessive V <sub>VS</sub> < 14V                                                            |
|      | VS Undervoltage                                     | V <sub>VS_th_N_F_down</sub> | 3.9  | 4.3  | 4.7  | V     | Decreasing supply voltage                                                                      |
| 1.7  | Threshold (switching from Normal to Fail-Safe mode) | V <sub>VS_th_F_N_up</sub>   | 4.1  | 4.6  | 4.9  | V     | Increasing supply voltage                                                                      |
| 1.8  | VS Undervoltage<br>Hysteresis                       | V <sub>VS_hys_F_N</sub>     | 0.1  | 0.25 | 0.4  | V     |                                                                                                |
|      | VS Operation                                        | V <sub>VS_th_U_F_down</sub> | 1.9  | 2.05 | 2.3  | V     | Switch to Unpowered mode                                                                       |
| 1.9  | Threshold (switching to Unpowered mode)             | V <sub>VS_th_U_F_up</sub>   | 2.0  | 2.25 | 2.4  | ٧     | Switch from Unpowered to Fail-Safe mode                                                        |
| 1 10 | VS Undervoltage                                     | V <sub>VS_hys_U</sub>       | 0.1  | 0.2  | 0.3  | V     | only for ATA663211-GAQW<br>and ATA663211-GBQW                                                  |
| 1.10 | Hysteresis                                          | V <sub>VS_hys_U</sub>       | 0.1  | 0.2  | 0.4  | V     |                                                                                                |
| 2    | RXD Output Pin (Oper                                | n Drain)                    |      |      |      |       |                                                                                                |
| 2.1  | Low-Level Output Sink<br>Capability                 | $V_{RXDL}$                  | _    | 0.2  | 0.4  | V     | Normal mode,<br>V <sub>LIN</sub> = 0V, I <sub>RXD</sub> = 2 mA                                 |
| 2.3  | High-Level<br>Leakage Current                       | I <sub>RXDH</sub>           | -3   | _    | +3   | μА    | Normal mode<br>V <sub>LIN</sub> = V <sub>VS</sub> , V <sub>RXD</sub> = 5V                      |
|      |                                                     |                             |      |      |      |       |                                                                                                |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

## **ELECTRICAL CHARACTERISTICS (CONTINUED)**

**Electrical Characteristics:** Unless otherwise specified all values refer to GND pins, 5V < V<sub>VS</sub> < 28V, Grade 1: -40°C < T<sub>VL</sub> < 150°C and Grade 0: -40°C < T<sub>VL</sub> < 160°C

| Grade 1 | Grade 1: -40°C < T <sub>VJ</sub> < 150°C and Grade 0: -40°C < T <sub>VJ</sub> < 160°C |                  |                            |      |                        |      |                                                        |  |
|---------|---------------------------------------------------------------------------------------|------------------|----------------------------|------|------------------------|------|--------------------------------------------------------|--|
| No.     | Parameters                                                                            | Symbol           | Min.                       | Тур. | Max.                   | Unit | Conditions                                             |  |
| 3       | TXD Input/Output Pin                                                                  |                  |                            |      |                        |      |                                                        |  |
| 3.1     | Low-Level Voltage<br>Input                                                            | $V_{TXDL}$       | -0.3                       | _    | +0.8                   | V    |                                                        |  |
| 3.2     | High-Level Voltage<br>Input                                                           | $V_{TXDH}$       | 2                          | _    | 5.5                    | V    |                                                        |  |
| 3.5     | Pull-Down Resistor                                                                    | $R_{TXD}$        | 150                        | 200  | 300                    | kΩ   | V <sub>TXD</sub> = 5V                                  |  |
| 3.6     | Low-level<br>Leakage Current                                                          | I <sub>TXD</sub> | -3                         | _    | +3                     | μА   | V <sub>TXD</sub> = 0V                                  |  |
| 3.7     | Low-Level Output Sink<br>Current at Wake-Up<br>Request                                | I <sub>TXD</sub> | 2                          | 2.5  | 8                      | mA   | Fail-Safe mode<br>V <sub>TXD</sub> = 0.4V              |  |
| 4       | EN Input Pin                                                                          |                  |                            |      |                        |      |                                                        |  |
| 4.1     | Low-Level<br>Voltage Input                                                            | $V_{ENL}$        | -0.3                       |      | +0.8                   | ٧    |                                                        |  |
| 4.2     | High-Level<br>Voltage Input                                                           | $V_{ENH}$        | 2                          | _    | 5.5                    | ٧    |                                                        |  |
| 4.3     | Pull-Down Resistor                                                                    | R <sub>EN</sub>  | 50                         | 125  | 200                    | kΩ   | V <sub>EN</sub> = 5V                                   |  |
| 4.4     | Low-Level<br>Input Current                                                            | I <sub>EN</sub>  | -3                         | _    | +3                     | μА   | V <sub>EN</sub> = 0V                                   |  |
| 6       | WKin Input Pin                                                                        |                  |                            |      |                        |      |                                                        |  |
| 6.1     | High-Level Input<br>Voltage                                                           | VWKINH           | V <sub>VS</sub> – 1V       |      | V <sub>VS</sub> + 0.3V | ٧    |                                                        |  |
| 6.2     | Low-Level Input<br>Voltage                                                            | VWKinL           | -1                         | _    | V <sub>VS</sub> – 3.3V | V    | Initializes a wake-up signal                           |  |
| 6.3     | WKin Pull-Up Current                                                                  | Iwkin            | -30                        | -10  |                        | μА   | V <sub>VS</sub> < 28V, V <sub>WKin</sub> = 0V          |  |
| 6.4     | High-Level Leakage<br>Current                                                         | IWKINL           | -5                         | _    | +5                     | μА   | V <sub>VS</sub> = 28V, V <sub>WKin</sub> = 28V         |  |
| 6.5     | Debounce Time of<br>Low Pulse for Wake<br>up via WKin                                 | twKin            | 50                         | 100  | 150                    | μS   | V <sub>WKin</sub> = 0V                                 |  |
| 7       | INH Output Pin                                                                        |                  |                            |      |                        |      |                                                        |  |
| 7.1     | Switch on Resistance<br>Between VS and INH                                            | Rdson_inh        | _                          | 12   | 25                     | Ω    | Normal or Fail-Safe mode<br>IINH = -15 mA              |  |
| 7.2     | Leakage Current                                                                       | ILEAK_INH        | -3                         | _    | +3                     | μА   | Transceiver in Sleep mode,<br>VINH = 0V/28V, Vvs = 28V |  |
| 7.3     | High-Level Voltage                                                                    | VINH             | V <sub>VS</sub> –<br>0.375 | _    | Vvs                    | V    | Normal or Fail-Safe mode<br>IINH = -15 mA              |  |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

## ATA663211

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics: Unless otherwise specified all values refer to GND pins,  $5V < V_{VS} < 28V$ , Grade 1: -40°C <  $T_{VJ}$  < 150°C and Grade 0: -40°C <  $T_{VJ}$  < 160°C Max. Unit Conditions No. **Parameters Symbol** Тур. 10 LIN Bus Driver: Bus Load Conditions: Load 1 (small): 1 nF, 1 k $\Omega$ ; Load 2 (large): 10 nF, 500 $\Omega$ ; External Pull-up R<sub>RXD</sub> = 4.7 k $\Omega$ ; C<sub>RXD</sub> = 20 pF, Load 3 (medium): 6.8 nF, 660Ω characterized on samples, 12.7 and 12.8 specifies the timing parameters for proper operation at 20 kb/s and 12.9 and 12.10 at 10.4 kb/s **Driver Recessive** 0.9 \* Vvs Load1/Load2 10.1 Vvs V<sub>BUSrec</sub> Output Voltage **Driver Dominant**  $V_{VS} = 7V$ ٧ 10.2 12 V LoSUP Voltage  $R_{load} = 500\Omega$ **Driver Dominant** V<sub>VS</sub> = 18V ٧ 10.3 2 V <sub>HISUP</sub> Voltage  $R_{load} = 500\Omega$ **Driver Dominant**  $V_{VS} = 7V$ 10.4 0.6 V LoSUP 1k  $R_{load} = 1000\Omega$ Voltage **Driver Dominant**  $V_{VS} = 18V$ 10.5 8.0 ٧ V\_HISUP\_1K Voltage  $R_{load} = 1000\Omega$ Pull-Up Resistor to VS 10.6 R<sub>I IN</sub> 20 30 47  $k\Omega$ The serial diode is mandatory Voltage Drop at the In pull-up path with RIIN 10.7 0.4 1.0 ٧ V<sub>SerDiode</sub> Serial Diodes I<sub>SerDiode</sub> = 10 mA (Note 3) LIN Current Limitation 10.8 40 120 200 I<sub>BUS LIM</sub> mA  $V_{BUS} = V_{BAT MAX}$ Input leakage current Input leakage current driver off at the receiver 10.9 -1 -0.35mΑ I<sub>BUS\_PAS\_dom</sub> including pull-up V<sub>BUS</sub>= 0V V<sub>BAT</sub> = 12V resistor as specified Driver off Leakage Current 8V < V<sub>BAT</sub>< 18V 10.10 10 I<sub>BUS\_PAS\_rec</sub> 20 μΑ 8V < V<sub>BUS</sub> < 18V LIN Recessive V<sub>BUS</sub> ≥ V<sub>BAT</sub> Leakage current when control unit is  $GND_{Device} = V_{VS}$ disconnected from 10.11 ground. Loss of local -10 +0.5 +10 μΑ V<sub>BAT</sub>= 12V I<sub>BUS\_NO\_gnd</sub> ground must not affect 0V < V<sub>BUS</sub>< 18V communication in the residual network Leakage current at disconnected battery. Node has to sustain V<sub>BAT</sub> disconnected the current that can μΑ  $V_{SUP\_device} = GND$   $0V < \overline{V}_{BUS} < 18V$ 10.12 0.1 2 I<sub>BUS\_NO\_bat</sub> flow under this condition. Bus must remain operational under this condition. Capacitance on LIN

Note 1: 100% correlation tested.

pin to GND

2: Characterized on samples.

C<sub>I IN</sub>

3: Design parameter.

10.13

(Note 3)

20

pF

## **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics: Unless otherwise specified all values refer to GND pins, 5V < V<sub>VS</sub> < 28V, Grade 1: -40°C < T<sub>VL</sub> < 150°C and Grade 0: -40°C < T<sub>VL</sub> < 160°C

| Grade 1 | Grade 1: -40°C < T <sub>VJ</sub> < 150°C and Grade 0: -40°C < T <sub>VJ</sub> < 160°C |                      |                         |          |                         |          |                                                                                                                                                                                                                                       |  |
|---------|---------------------------------------------------------------------------------------|----------------------|-------------------------|----------|-------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| No.     | Parameters                                                                            | Symbol               | Min.                    | Тур.     | Max.                    | Unit     | Conditions                                                                                                                                                                                                                            |  |
| 11      | LIN Bus Receiver                                                                      |                      |                         |          |                         |          |                                                                                                                                                                                                                                       |  |
| 11.1    | Center of Receiver<br>Threshold                                                       | V <sub>BUS_CNT</sub> | 0.475 * V <sub>VS</sub> | 0.5 * VS | 0.525 * V <sub>VS</sub> | <b>V</b> | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$                                                                                                                                                                                        |  |
| 11.2    | Receiver Dominant<br>State                                                            | $V_{BUSdom}$         | -27                     | -        | 0.4 * VS                | ٧        | V <sub>EN</sub> = 5V                                                                                                                                                                                                                  |  |
| 11.3    | Receiver Recessive<br>State                                                           | $V_{BUSrec}$         | 0.6 * V <sub>VS</sub>   | _        | 40                      | V        | V <sub>EN</sub> = 5V                                                                                                                                                                                                                  |  |
| 11.4    | Receiver Input<br>Hysteresis                                                          | $V_{BUShys}$         | 0.028 * V <sub>VS</sub> | 0.1 * VS | 0.175 * V <sub>VS</sub> | V        | V <sub>hys</sub> =<br>V <sub>th_rec</sub> - V <sub>th_dom</sub>                                                                                                                                                                       |  |
| 11.5    | Pre-Wake Detection<br>LIN High-Level Input<br>Voltage                                 | $V_{LINH}$           | V <sub>VS</sub> – 2V    |          | V <sub>VS</sub> + 0.3V  | ٧        |                                                                                                                                                                                                                                       |  |
| 11.6    | Pre-Wake Detection<br>LIN Low-Level Input<br>Voltage                                  | $V_{LINL}$           | -27                     | l        | V <sub>VS</sub> – 3.3V  | <b>V</b> | Activates the LIN receiver                                                                                                                                                                                                            |  |
| 12      | Internal timers                                                                       |                      |                         |          |                         |          |                                                                                                                                                                                                                                       |  |
| 12.1    | Dominant time for wake up via LIN bus                                                 | t <sub>bus</sub>     | 50                      | 100      | 150                     | μS       | V <sub>LIN</sub> = 0V                                                                                                                                                                                                                 |  |
| 12.2    | Time delay for mode<br>change from Fail-Safe<br>into Normal mode via<br>EN pin        | t <sub>norm</sub>    | 5                       | 15       | 20                      | μs       | V <sub>EN</sub> = 5V                                                                                                                                                                                                                  |  |
| 12.3    | Time delay for mode<br>change from Normal<br>mode to Sleep mode<br>via EN pin         | <sup>t</sup> sleep   | 5                       | 15       | 20                      | μs       | V <sub>EN</sub> = 0V                                                                                                                                                                                                                  |  |
| 12.4    | Time delay for mode<br>change from Sleep<br>mode to Normal mode<br>via EN pin         | t <sub>s_n</sub>     | _                       | 150      | 300                     | μs       | V <sub>EN</sub> = 5V                                                                                                                                                                                                                  |  |
| 12.5    | TXD dominant time-out time                                                            | t <sub>dom</sub>     | 20                      | 40       | 60                      | ms       | V <sub>TXD</sub> = 0V                                                                                                                                                                                                                 |  |
| 12.7    | Duty Cycle 1                                                                          | D1                   | 0.396                   | _        | _                       | _        | $TH_{Rec(max)} = 0.744 \text{ x Vvs} \\ TH_{Dom(max)} = 0.581 \text{ x Vvs} \\ V_{VS} = 7.0 \text{ t o 18V} \\ t_{Bit} = 50  \mu\text{s} \\ D1 = t_{bus\_rec(min)}/(2 \text{ x } t_{Bit})$                                            |  |
| 12.8    | Duty Cycle 2                                                                          | D2                   | _                       | _        | 0.581                   | _        | $\begin{aligned} & TH_{Rec(min)} = 0.422 \text{ x Vvs} \\ & TH_{Dom(min)} = 0.284 \text{ x Vvs} \\ & V_{VS} = 7.6 \text{V to 18V} \\ & t_{Bit} = 50  \mu \text{s} \\ & D2 = t_{bus\_rec(max)} / (2 \text{ x } t_{Bit}) \end{aligned}$ |  |
| 12.9    | Duty Cycle 3                                                                          | D3                   | 0.417                   | _        | _                       | —        | $TH_{Rec(max)} = 0.778 \times VVS \\ TH_{Dom(max)} = 0.616 \times VVS \\ V_{VS} = 7.0V \text{ to } 18V \\ t_{Bit} = 96 \ \mu s \\ D3 = t_{bus\_rec(min)}/(2 \times t_{Bit})$                                                          |  |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

## **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics: Unless otherwise specified all values refer to GND pins, 5V < V<sub>VS</sub> < 28V, Grade 1: -40°C < T<sub>VJ</sub> < 150°C and Grade 0: -40°C < T<sub>VJ</sub> < 160°C

| Grade 140 C \ 1 <sub>VJ</sub> \ 130 C and Grade 040 C \ 1 <sub>VJ</sub> \ 100 C |                                                                       |                                                    |      |      |       |      |                                                                                                                                                                                                                                                |  |  |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------|------|------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| No.                                                                             | Parameters                                                            | Symbol                                             | Min. | Тур. | Max.  | Unit | Conditions                                                                                                                                                                                                                                     |  |  |
| 12.10                                                                           | Duty Cycle 4                                                          | D4                                                 | _    | _    | 0.590 | _    | $\begin{aligned} & TH_{Rec(min)} = 0.389 \text{ x Vvs} \\ & TH_{Dom(min)} = 0.251 \text{ x Vvs} \\ & V_{VS} = 7.6 \text{V to } 18 \text{V} \\ & t_{Bit} = 96  \mu \text{s} \\ & D4 = t_{bus\_rec(max)} / (2 \text{ x } t_{Bit}) \end{aligned}$ |  |  |
| 12.11                                                                           | Slope time falling and rising edge at LIN                             | t <sub>SLOPE_fall</sub><br>t <sub>SLOPE_rise</sub> | 3.5  | _    | 22.5  | μS   | Vvs = 7.0V to 18V                                                                                                                                                                                                                              |  |  |
| 13                                                                              |                                                                       |                                                    |      |      |       |      |                                                                                                                                                                                                                                                |  |  |
| 13.1                                                                            | Propagation delay of receiver                                         | t <sub>rx_pd</sub>                                 | _    | _    | 5     | μS   | $VVS = 7.0V \text{ to } 18V$ $t_{rx\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$                                                                                                                                                                      |  |  |
| 13.2                                                                            | Symmetry of receiver propagation delay rising edge minus falling edge | t <sub>rx_sym</sub>                                | -2   | _    | +2    | μs   | $VVS = 7.0V \text{ to } 18V$ $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$                                                                                                                                                                         |  |  |

Note 1: 100% correlation tested.

2: Characterized on samples.

3: Design parameter.

#### FIGURE 2-1: DEFINITION OF BUS TIMING CHARACTERISTICS



## **TEMPERATURE SPECIFICATIONS 8-LEAD VDFN**

| Parameters                                                                                                           | Sym.               | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|------|
| Thermal resistance virtual junction to exposed thermal pad                                                           | R <sub>thvJC</sub> | _    | 10   | _    | K/W  |
| Thermal resistance virtual junction to ambient, where exposed thermal pad is soldered to the PCB, according to JEDEC | $R_{thvJA}$        | _    | 50   | _    | K/W  |
| Thermal shutdown for ATA663211-GBQW (Grade 1)                                                                        | T <sub>off</sub>   | 150  | 165  | 180  | °C   |
| Thermal shutdown for ATA663211-GBQW0 (Grade 0)                                                                       | T <sub>off</sub>   | 160  | 175  | 190  | °C   |
| Thermal shutdown hysteresis                                                                                          | T <sub>hys</sub>   |      | 10   |      | °C   |

## **TEMPERATURE SPECIFICATIONS 8-LEAD SOIC**

| Parameters                                                                                                         | Sym.               | Min. | Тур. | Max. | Unit |
|--------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|------|
| Thermal resistance virtual junction to ambient, with a heat sink at GND (pin 5) on PCB (fused lead frame to pin 5) | R <sub>thvJA</sub> | _    | 80   | _    | K/W  |
| Thermal shutdown for ATA663211-GAQW (Grade 1)                                                                      | T <sub>off</sub>   | 150  | 165  | 180  | °C   |
| Thermal shutdown hysteresis                                                                                        | T <sub>hys</sub>   | _    | 10   | _    | °C   |

#### 3.0 PACKAGING INFORMATION

#### **Package Marking Information**





Example Grade 1



Example Grade 0



8-Lead SOIC (3.90 mm)



Example Grade 1



Legend: XX...X Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

(e3) Pb-free JEDEC designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (©3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

Note:

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar ( ) symbol may not be to scale.

### 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057-OA Rev F Sheet 1 of 2

## 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |          |          |      |  |  |
|--------------------------|-------------|----------|----------|------|--|--|
| Dimension                | MIN         | NOM      | MAX      |      |  |  |
| Number of Pins           | N           |          | 8        |      |  |  |
| Pitch                    | е           |          | 1.27 BSC |      |  |  |
| Overall Height           | Α           | ı        | ı        | 1.75 |  |  |
| Molded Package Thickness | A2          | 1.25     | ı        | -    |  |  |
| Standoff §               | A1          | 0.10     | ı        | 0.25 |  |  |
| Overall Width            | Е           |          | 6.00 BSC |      |  |  |
| Molded Package Width     | E1          | 3.90 BSC |          |      |  |  |
| Overall Length           | D           |          | 4.90 BSC |      |  |  |
| Chamfer (Optional)       | h           | 0.25     | ı        | 0.50 |  |  |
| Foot Length              | L           | 0.40     | ı        | 1.27 |  |  |
| Footprint                | L1          |          | 1.04 REF |      |  |  |
| Foot Angle               | $\varphi$   | 0°       | ı        | 8°   |  |  |
| Lead Thickness           | С           | 0.17     | -        | 0.25 |  |  |
| Lead Width               | b           | 0.31     | - 1      | 0.51 |  |  |
| Mold Draft Angle Top     | α           | 5°       | -        | 15°  |  |  |
| Mold Draft Angle Bottom  | β           | 5°       | -        | 15°  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing No. C04-057-OA Rev F Sheet 2 of 2

## 8-Lead Plastic Small Outline (OA) - Narrow, 3.90 mm (.150 ln.) Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### **RECOMMENDED LAND PATTERN**

|                         | MILLIMETERS |     |          |      |
|-------------------------|-------------|-----|----------|------|
| Dimension               | MIN         | NOM | MAX      |      |
| Contact Pitch           | Е           |     | 1.27 BSC |      |
| Contact Pad Spacing     | С           |     | 5.40     |      |
| Contact Pad Width (X8)  | X1          |     |          | 0.60 |
| Contact Pad Length (X8) | Y1          |     |          | 1.55 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2057-OA Rev F

# 8-Lead Very Thin Plastic Dual Flat, No Lead Package (Q8B) - 3x3 mm Body [VDFN] With 2.40x1.60 mm Exposed Pad and Stepped Wettable Flanks; Atmel Legacy YCL

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-21358 Rev C Sheet 1 of 2

# 8-Lead Very Thin Plastic Dual Flat, No Lead Package (Q8B) - 3x3 mm Body [VDFN] With 2.40x1.60 mm Exposed Pad and Stepped Wettable Flanks; Atmel Legacy YCL

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                                  | MILLIMETERS |           |          |       |
|----------------------------------|-------------|-----------|----------|-------|
| Dimension                        | MIN         | NOM       | MAX      |       |
| Number of Terminals              | N           |           | 8        |       |
| Pitch                            | е           |           | 0.65 BSC |       |
| Overall Height                   | Α           | 0.80      | 0.90     | 1.00  |
| Standoff                         | A1          | 0.00      | 0.035    | 0.05  |
| Terminal Thickness               | A3          | 0.203 REF |          |       |
| Overall Length                   | D           | 3.00 BSC  |          |       |
| Exposed Pad Length               | D2          | 2.30      | 2.40     | 2.50  |
| Overall Width                    | Е           | 3.00 BSC  |          |       |
| Exposed Pad Width                | E2          | 1.50      | 1.60     | 1.70  |
| Terminal Width                   | b           | 0.25      | 0.30     | 0.35  |
| Terminal Length                  | L           | 0.35      | 0.40     | 0.45  |
| Terminal-to-Exposed-Pad          | K           | 0.20      | ı        | -     |
| Wettable Flank Step Cut Depth    | A4          | 0.10      | -        | 0.19  |
| Wettable Flank Step Cut Width E3 |             | -         | -        | 0.085 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21358 Rev C Sheet 2 of 2

# 8-Lead Very Thin Plastic Dual Flat, No Lead Package (Q8B) - 3x3 mm Body [VDFN] With 2.40x1.60 mm Exposed Pad and Stepped Wettable Flanks

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                 | MILLIMETERS     |      |          |      |  |  |
|---------------------------------|-----------------|------|----------|------|--|--|
| Dimension                       | MIN             | NOM  | MAX      |      |  |  |
| Contact Pitch                   | Contact Pitch E |      | 0.65 BSC |      |  |  |
| Optional Center Pad Width       | X2              |      |          | 1.70 |  |  |
| Optional Center Pad Length      | Y2              |      |          | 2.50 |  |  |
| Contact Pad Spacing             | С               |      | 3.00     |      |  |  |
| Contact Pad Width (X8) X1       |                 |      |          | 0.35 |  |  |
| Contact Pad Length (X8) Y1      |                 |      |          | 0.80 |  |  |
| Contact Pad to Center Pad (X8)  | G1              | 0.20 |          |      |  |  |
| Contact Pad to Contact Pad (X6) | G2              | 0.20 |          |      |  |  |
| Pin 1 Index Chamfer             | CH              | 0.20 |          |      |  |  |
| Thermal Via Diameter V          |                 |      | 0.33     |      |  |  |
| Thermal Via Pitch               | EV              |      | 1.20     |      |  |  |

#### Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-23358 Rev C

#### APPENDIX A: REVISION HISTORY

#### **Revision E (September 2022)**

The following is the list of modifications:

- Added the new device ATA663211-GBQW0 (Grade 0), and updated the related information throughout the document
- Updated Parameter 1.3 and 1.10 in Section 2.0, Electrical Characteristics for the ATA663211-GBQW0 (Grade 0)
- · Made minor editorial corrections

#### **Revision D (June 2021)**

The following is the list of modifications:

- The current LIN standard uses the terminology "Master" and "Slave". The LIN standard groups have decided that the terms "Commander" and "Responder" will be used in the future.
- · Updated the VDFN8 package drawing
- · Made minor text updates

#### Revision C (July 2020)

- Updated Parameter 13.1 in Section 2.0, Electrical Characteristics
- Updated the marking information for the SOIC package in the "Package Marking Information" section

#### Revision B (April 2020)

- Updated "Package Marking Information"
- Made minor editorial changes

#### Revision A (April 2019)

- · Original release of this document
- · Made minor text updates
- This document replaces Atmel – 9359D-AUTO-10/16

| A1            | ΓΔ | 6 | 6 | 3 | 2 | 1 | 1 |
|---------------|----|---|---|---|---|---|---|
| $\overline{}$ |    | u | u | • |   |   |   |

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NOXX                | <u> </u>                                                                                   | Examples:                                                                                                                                                                                                                                                                                           |
|--------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device Package           | Tape and Reel Package Directives Temperatur<br>Option Classification Range                 | a) ATA663211-GAQW 8-Lead SOIC, Tape and Reel package according to RoHS Temperature Grade 1 Automotive qualified                                                                                                                                                                                     |
| Device:                  | ATA663211  GA = 8-Lead SOIC                                                                | b) ATA663211-GBQW 8-Lead VDFN,<br>Tape and Reel package according<br>to RoHS<br>Temperature Grade 1                                                                                                                                                                                                 |
| Fackage.                 | GB = 8-Lead VDFN                                                                           | Automotive qualified                                                                                                                                                                                                                                                                                |
| Tape and Reel<br>Option: | Q = 330 mm diameter Tape and Reel <sup>(1)</sup>                                           | c) ATA663211-GBQW0 8-Lead VDFN,<br>Tape and Reel package according<br>to RoHS<br>Temperature Grade 0<br>Automotive qualified                                                                                                                                                                        |
| Package Directives       | W = Package according to RoHS <sup>(2)</sup>                                               |                                                                                                                                                                                                                                                                                                     |
| Temperature<br>Range:    | Blank = Temperature Grade 1 (-40°C to +125°C)<br>0 = Temperature Grade 0 (-40°C to +150°C) | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option.                        |
|                          |                                                                                            | 2: RoHS compliant; maximum concentration value of 0.09% (900 ppm) for Bromine (Br) and Chlorine (Cl) and less than 0.15% (1500 ppm) total Bromine (Br) and Chlorine (Cl) in any homogeneous material. Maximum concentration value of 0.09% (900 ppm) for Antimony (Sb) in any homogeneous material. |

| Λ٦ | ΓΑ | 6 | C | 2 | 7 | 1 | 1 |
|----|----|---|---|---|---|---|---|
| М  |    | U | U | J | Z |   |   |

NOTES:

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach. Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019-2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-1196-7

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



## **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com
Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX

Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

Tel: 408-436-4270

Canada - Toronto
Tel: 905-695-1980
Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

China - Shenzhen

Tel: 86-755-8864-2200 China - Suzhou

Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39

Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

## 单击下面可查看定价,库存,交付和生命周期等信息

>>Microchip Technology