



[Order](http://www.ti.com/product/TLV741P?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\cdot$  Now





**[TLV741P](http://www.ti.com/product/tlv741p?qgpn=tlv741p)**

SBVS309A –JULY 2017–REVISED SEPTEMBER 2018

# **TLV741P 150-mA, Low-Dropout Regulator With Foldback Current Limit**

### <span id="page-0-1"></span>**1 Features**

Texas

**INSTRUMENTS** 

- Input Voltage Range: 1.4 V to 5.5 V
- Stable Operation With 1-µF Ceramic Capacitors
- Foldback Overcurrent Protection
- Packages:
	- 5-Pin SOT-23
	- 4-Pin X2SON
- Very Low Dropout: 230 mV at 150 mA
- Accuracy: 1%
- Low  $I<sub>Q</sub>$ : 50 µA
- Available in Fixed-Output Voltages: 1 V to 3.3 V
- High PSRR: 65 dB at 1 kHz
- Active Output Discharge (P Version Only)

## <span id="page-0-2"></span>**2 Applications**

- <span id="page-0-3"></span>• PDAs and Battery-Powered Portable Devices
- MP3 Players and Other Hand-Held Products
- <span id="page-0-0"></span>• WLAN and Other PC Add-On Cards

## **3 Description**

The TLV741P low-dropout linear regulator (LDO) is a low quiescent current device with excellent line and load transient performance for power-sensitive applications. This device provides a typical accuracy of 1%.

The TLV741P is designed to be stable with a small, 1-µF output capacitor.

The TLV741P provides inrush current control during device power up and enabling. The TLV741P limits the input current to the defined current limit to avoid large currents from flowing from the input power source. This functionality is especially important in battery-operated devices.

The TLV741P is available in standard DBV (SOT-23) and DQN (X2SON) packages. The TLV741P provides an active pulldown circuit to quickly discharge output loads.

### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the package option addendum at the end of the data sheet.

### **Typical Application Circuit Dropout Voltage vs Output Current**





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

## **Table of Cont**



## <span id="page-1-0"></span>**4 Revision History**





 $\overline{2}$ 



## <span id="page-2-0"></span>**5 Pin Configuration and Functions**





### **Pin Functions**





## <span id="page-3-0"></span>**6 Specifications**

### <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating junction temperature range (unless otherwise noted). All voltages are with respect to GND.<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating junction temperature range (unless otherwise noted)



### <span id="page-3-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application [report](http://www.ti.com/lit/pdf/spra953)

## <span id="page-4-0"></span>**6.5 Electrical Characteristics**

over operating temperature range T<sub>J</sub> = –40°C to +125°C, V<sub>IN(nom)</sub> = V<sub>OUT(nom)</sub> + 0.5 V or V<sub>IN(nom)</sub> = 2 V (whichever is greater),  $I_{\text{OUT}}$  = 1 mA,  $V_{\text{EN}}$  =  $V_{\text{IN}}$ , and  $C_{\text{OUT}}$  = 1 µF (unless otherwise noted). Typical values are at T<sub>J</sub> = 25°C.



(1) Start-up time is the time from EN assertion to  $(0.98 \times V_{OUT(nom)})$ .

Copyright © 2017–2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SBVS309A&partnum=TLV741P) Feedback*

Downloaded From [Oneyac.com](https://www.oneyac.com)

### **Electrical Characteristics (continued)**

over operating temperature range T<sub>J</sub> = –40°C to +125°C, V<sub>IN(nom)</sub> = V<sub>OUT(nom)</sub> + 0.5 V or V<sub>IN(nom)</sub> = 2 V (whichever is greater),  $I_{\text{OUT}}$  = 1 mA,  $\mathsf{V}_{\text{EN}}$  =  $\mathsf{V}_{\text{IN}}$ , and  $\mathsf{C}_{\text{OUT}}$  = 1 µF (unless otherwise noted). Typical values are at T<sub>J</sub> = 25°C.





### <span id="page-6-0"></span>**6.6 Typical Characteristics**

over operating temperature range T $_{\rm J}$  = –40°C to +125°C, V<sub>IN</sub> = V<sub>OUT(nom)</sub> + 0.5 V or 2 V (whichever is greater), I<sub>OUT</sub> = 10 mA,  $\rm V_{EN}$  = V<sub>IN</sub>,  $\rm C_{OUT}=1$  µF, and  $\rm V_{OUT(nom)}=1.8$  V (unless otherwise noted). Typical values are at T $_{\rm J}$  = 25°C.



Downloaded From [Oneyac.com](https://www.oneyac.com)



## **Typical Characteristics (continued)**

over operating temperature range  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2 V (whichever is greater),  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1 \mu F$ , and  $V_{OUT(nom)} = 1.8 \text{ V}$  (unless otherwise noted). Typical values are at T<sub>J</sub> = 25°C.





### **Typical Characteristics (continued)**



Downloaded From [Oneyac.com](https://www.oneyac.com)



**[TLV741P](http://www.ti.com/product/tlv741p?qgpn=tlv741p)** SBVS309A –JULY 2017–REVISED SEPTEMBER 2018 **[www.ti.com](http://www.ti.com)**

### **Typical Characteristics (continued)**

over operating temperature range  $T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2 V (whichever is greater),  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1 \mu F$ , and  $V_{OUT(nom)} = 1.8 \text{ V}$  (unless otherwise noted). Typical values are at T<sub>J</sub> = 25°C.





### <span id="page-10-0"></span>**7 Detailed Description**

### <span id="page-10-1"></span>**7.1 Overview**

The TLV741P belongs to a new family of next-generation value low-dropout (LDO) regulators. The TLV741P consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise, very good PSRR with little ( $V_{IN} - V_{OUT}$ ) headroom makes the device suitable for RF portable applications.

This regulator offers current limit and thermal protection. Device operating junction temperature is –40°C to +125°C.

### <span id="page-10-2"></span>**7.2 Functional Block Diagram**



### <span id="page-11-0"></span>**7.3 Feature Description**

### **7.3.1 Undervoltage Lockout (UVLO)**

The TLV741P uses a UVLO circuit that disables the output until the input voltage is greater than the rising UVLO voltage. The circuit makes sure that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry,  $V_{IN(min)}$ . During UVLO disable, the output of the TLV741P version is connected to ground with a 120-Ω pulldown resistor.

### **7.3.2 Shutdown**

The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed  $V_{EN(high)}$  (0.9 V, minimum). Turn off the device by forcing the EN pin to drop below 0.4 V. If shutdown capability is not required, connect EN to IN.

<span id="page-11-1"></span>The TLV741P has an internal pulldown MOSFET that connects a 120-Ω resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance  $(C_{OUT})$  and the load resistance  $(\mathsf{R}_\mathsf{L})$  in parallel with the 120- $\Omega$  pulldown resistor. The time constant is calculated in [Equation](#page-11-1) 1.

$$
\tau = \frac{120 \cdot R_{\rm L}}{120 + R_{\rm L}} \cdot C_{\rm OUT}
$$

### **7.3.3 Foldback Current Limit**

The TLV741P has an internal foldback current limit that helps protect the regulator during fault conditions. The current supplied by the device is gradually reduced while the output voltage decreases. When the output shorts, the LDO supplies a typical current of 40 mA. Output voltage is not regulated when the device is in current limit, and is calculated by [Equation](#page-11-2) 2:

$$
V_{OUT} = I_{LIMIT} \times R_{LOAD}
$$
 (2)

<span id="page-11-2"></span>The PMOS pass transistor dissipates  $[(V_{IN} - V_{OUT}) \times I_{LIMIT}]$  until thermal shutdown is triggered and the device turns off. The internal thermal shutdown circuit turns on the device during cool down. If the fault condition continues, the device cycles between current limit and thermal shutdown. See *Thermal [Protection](#page-11-3)* for more details.

The TLV741P PMOS pass element has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, TI recommends externally limiting the rated output current to 5%.

### <span id="page-11-3"></span>**7.3.4 Thermal Protection**

Thermal protection disables the output when the junction temperature rises to approximately 158°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, which protects the device from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The TLV741P internal protection circuitry is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the TLV741P into thermal shutdown degrades device reliability.

(1)



### **[TLV741P](http://www.ti.com/product/tlv741p?qgpn=tlv741p) [www.ti.com](http://www.ti.com)** SBVS309A –JULY 2017–REVISED SEPTEMBER 2018

### <span id="page-12-0"></span>**7.4 Device Functional Modes**

### **7.4.1 Normal Operation**

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is at least as high as  $V_{IN(min)}$ .
- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold.
- The output current is less than the current limit.
- The device junction temperature is less than the maximum specified junction temperature.

### **7.4.2 Dropout Operation**

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

### **7.4.3 Disabled**

The device is disabled under the following conditions:

- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature.

[Table](#page-12-1) 1 lists conditions that result in different operating modes.

<span id="page-12-1"></span>

### **Table 1. Device Functional Mode Comparison**

**FXAS STRUMENTS** 

### <span id="page-13-0"></span>**8 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-13-1"></span>**8.1 Application Information**

### <span id="page-13-2"></span>**8.1.1 Input and Output Capacitor Considerations**

The TLV741P uses an advanced internal control loop to obtain stable operation by using an input or output capacitor. An output capacitance of 1 μF or larger generally provides good dynamic response. TI recommends using X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1-µF to 1-µF capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. TI recommends using an input capacitor if the source impedance is more than 0.5 Ω. A higher-value capacitor may be necessary if large, fast, rise-time load transients are anticipated or if the device is located several inches from the input power source.

### **8.1.2 Dropout Voltage**

The TLV741P uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage ( $V_{\text{DO}}$ ), the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(on)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout.

### **8.1.3 Transient Response**

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response.



### <span id="page-14-0"></span>**8.2 Typical Application**

Several versions of the TLV741P are suitable for powering the MSP430 [microcontroller](http://www.ti.com/lsds/ti/microcontrollers_16-bit_32-bit/msp/overview.page).

[Figure](#page-14-1) 23 shows a diagram of the TLV741P powering an MSP430 microcontroller. [Table](#page-14-2) 2 lists potential applications of some voltage versions.



**Figure 23. TLV741P Powering a Microcontroller**

### **Table 2. Typical MSP430 Applications**

<span id="page-14-2"></span><span id="page-14-1"></span>

### **8.2.1 Design Requirements**

<span id="page-14-3"></span>[Table](#page-14-3) 3 lists the design requirements.

### **Table 3. Design Parameters**



### **8.2.2 Detailed Design Procedure**

An input capacitor is not required for this design because of the low impedance connection directly to the battery.

A small output capacitor allows for the minimal possible inrush current during start-up, and makes sure that the 180-mA maximum input current limit is not exceeded.

See [Figure](#page-17-1) 29 to verify that the maximum junction temperature is not exceeded.

**[TLV741P](http://www.ti.com/product/tlv741p?qgpn=tlv741p)**

SBVS309A –JULY 2017–REVISED SEPTEMBER 2018 **[www.ti.com](http://www.ti.com)**



**EXAS** 

### **8.2.3 Application Curves**



### <span id="page-15-0"></span>**8.3 What to Do and What Not to Do**

Place at least one 1-µF ceramic capacitor as close as possible to the OUT pin of the regulator for best transient performance.

Place at least one 1-µF capacitor as close as possible to the IN pin for best transient performance.

Do not place the output capacitor more than 10 mm away from the regulator.

Do not exceed the absolute maximum ratings.

Do not continuously operate the device in current limit or near thermal shutdown.



### <span id="page-16-0"></span>**9 Power Supply Recommendations**

This device is designed to operate from an input voltage supply range from 1.4 V to 5.5 V. The input voltage range must provide adequate headroom for the device to have a regulated output. This input supply must be well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

### <span id="page-16-1"></span>**10 Layout**

### <span id="page-16-2"></span>**10.1 Layout Guidelines**

### **10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance**

Input and output capacitors must be placed as close to the device pins as possible. To improve AC performance (such as PSRR, output noise, and transient response), TI recommends that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the device GND pin. In addition, the output capacitor ground connection must be connected directly to the device GND pin. High-ESR capacitors may degrade PSRR performance.

### <span id="page-16-3"></span>**10.2 Layout Examples**



(1) Not required.

**Figure 27. X2SON Layout Example**



application-specific connections





### <span id="page-17-0"></span>**10.3 Power Dissipation**

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed-circuit-board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in **Thermal [Information](#page-3-4)**. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heat sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation  $(P_D)$  can be approximated by the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), as shown in [Equation](#page-17-2) 3:

$$
P_D = (V_{IN} - V_{OUT}) \times I_{OUT}
$$

(3)

<span id="page-17-2"></span>[Figure](#page-17-1) 29 shows the maximum ambient temperature versus the power dissipation of the TLV741P. This figure assumes the device is soldered on a JEDEC standard, high-K layout with no airflow over the board. Actual board thermal impedances vary widely. If the application requires high power dissipation, having a thorough understanding of the board temperature and thermal impedances is helpful to make sure the TLV741P does not operate above a junction temperature of 125°C.



**Figure 29. Maximum Ambient Temperature vs Device Power Dissipation**

<span id="page-17-3"></span><span id="page-17-1"></span>Estimate junction temperature by using the ΨJT and ΨJB thermal metrics, shown in*Thermal [Information](#page-3-4)*. These metrics are a more accurate representation of the heat transfer characteristics of the die and the package than  $R<sub>theta</sub>$ . The junction temperature can be estimated with [Equation](#page-17-3) 4:

$$
\Psi_{\text{JT}}: \quad T_{\text{J}} = T_{\text{T}} + \Psi_{\text{JT}} \bullet P_{\text{D}}
$$

$$
\Psi_{JB}: T_J = T_B + \Psi_{JB} \bullet P_D
$$

where

- $P_D$  is the power dissipation shown by [Equation](#page-17-2) 3,
- $T<sub>T</sub>$  is the temperature at the center-top of the device package,
- $T_B$  is the PCB temperature measured 1 mm away from the device package on the PCB surface.  $(4)$

### **NOTE**

Both  $T<sub>T</sub>$  and  $T<sub>B</sub>$  can be measured on actual application boards using a thermogun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see *Using New [Thermal](http://www.ti.com/lit/pdf/SBVA025) Metrics*, available for download at [www.ti.com](http://www.ti.com).



## <span id="page-18-0"></span>**11 Device and Documentation Support**

### <span id="page-18-1"></span>**11.1 Documentation Support**

### **11.1.1 Related Documentation**

For related documentation see the following:

*Universal [Low-Dropout](http://www.ti.com/lit/pdf/SBVU035) (LDO) Linear Voltage Regulator EVM User's Guide*

### <span id="page-18-2"></span>**11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-18-3"></span>**11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-18-4"></span>**11.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-18-5"></span>**11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### <span id="page-18-6"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-18-7"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 23-Mar-2024





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Mar-2024





# **PACKAGE MATERIALS INFORMATION**



www.ti.com 23-Mar-2024





# **PACKAGE OUTLINE**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.

# **EXAMPLE BOARD LAYOUT**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# X2SON - 0.4 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **PACKAGE OUTLINE**

## **DQN0004A X2SON - 0.4 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



- per ASME Y14.5M.<br>2. This drawing is subject to change without notice.
- 
- 
- 
- 
- 



# **EXAMPLE BOARD LAYOUT**

## **DQN0004A X2SON - 0.4 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 
- 



## **EXAMPLE STENCIL DESIGN**

## **DQN0004A X2SON - 0.4 mm max height**

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

design recommendations.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated

单击下面可查看定价,库存,交付和生命周期等信息

[>>TI\(德州仪器\)](https://www.oneyac.com/brand/1776.html)