

### 0.1-3.8GHz SP4T Switch for 3/4G TRX

#### **Features**

- Broadband frequency range: 0.1 to 3.8 GHz
- Low insertion loss: 0.55dB typical @ 2.7GHz
- High isolation: 27dB typical @ 2.7GHz
- P0.1dB of 35dBm
- Integrated logic
- LGA 1.1mm X1.1mm X0.47mm-9L package

## **Applications**

- Cellular 3G/4G TRX
- Cellular modems, tablets and USB Devices
- Other RF front-end modules

### **General Description**

The AW13414TLGR is a SP4T switch with low insertion loss and high Isolation. It can be used to support band switching and mode switching in antenna diversity systems for 3G/4G, data cards and tablets.

The symmetrical design of internal ports makes it convenient for PCB routing and adjustment of receiving and transmitting signals. The band/mode switching is realized by the GPIO pins as referenced in the chip block diagram and the control logic.

The AW13414TLGR is provided in a compact LGA 1.1mm x 1.1mm x 0.47mm-9L package.

## **Typical Application Circuit**



Figure 1 Typical Application Circuit

All trademarks are the property of their respective owner



## **Pin Configuration and Top Mark**

AW13414TLGR (Top View)



AW13414TLGR Marking (Top View)



GR - AW13414TLGR XX - Production Tracing Code

Figure 2 Pin Configuration and Top Mark

### **Pin Definition**

| No. | NAME | DESCRIPTION          |  |  |  |  |
|-----|------|----------------------|--|--|--|--|
| 1   | V1   | DC control voltage 1 |  |  |  |  |
| 2   | RF2  | RF Port2             |  |  |  |  |
| 3   | RF1  | RF Port1             |  |  |  |  |
| 4   | ANT  | Antenna              |  |  |  |  |
| 5   | RF3  | RF Port3             |  |  |  |  |
| 6   | RF4  | RF Port4             |  |  |  |  |
| 7   | VDD  | DC power supply      |  |  |  |  |
| 8   | V2   | DC control voltage 2 |  |  |  |  |
| 9   | GND  | Ground               |  |  |  |  |



# **Functional Block Diagram**



Figure 3 Functional Block Diagram

# **Ordering Information**

| Part Number | Temperature | Package                          | Marking | Moisture<br>Sensitivity<br>Level | Environmental<br>Information | Delivery<br>Form                |
|-------------|-------------|----------------------------------|---------|----------------------------------|------------------------------|---------------------------------|
| AW13414TLGR | -40°C~85°C  | LGA<br>1.1mmX1.1mm<br>X0.47mm-9L | GR      | MSL3                             | ROHS+HF                      | 4500 units/<br>Tape and<br>Reel |



## **Absolute Maximum Ratings(NOTE1)**

| PARAMETE                 | RANGE                                |            |  |  |
|--------------------------|--------------------------------------|------------|--|--|
| Supply Voltage Rar       | nge VDD                              | 2.4V to 5V |  |  |
| Control Voltage Range    | V1,V2                                | 0V to 3V   |  |  |
| RF input power(RF        | 1 to RF4)                            | 36dBm      |  |  |
| Operating Free-air Temp  | Operating Free-air Temperature Range |            |  |  |
| Storage Temperatu        | Storage Temperature T <sub>STG</sub> |            |  |  |
| Lead Temperature (Solder | 260°C                                |            |  |  |
|                          |                                      |            |  |  |
| НВМ                      | ±1kV                                 |            |  |  |
| CDM                      | ±500V                                |            |  |  |

NOTE1: Conditions out of those ranges listed in "absolute maximum ratings" may cause permanent damages to the device. In spite of the limits above, functional operation conditions of the device should within the ranges listed in "recommended operating conditions". Exposure to absolute-maximum-rated conditions for prolonged periods may affect device reliability.

NOTE2: The human body model is a 100pF capacitor discharged through a 1.5k $\Omega$  resistor into each pin. Test method: ESDA/JEDEC JS-001-2017. CDM test method ESDA/JEDEC JS -002-2018.



## **Electrical Characteristics**

VDD=2.8V, V1=V2=0/1.8V, PIN=0dBm, Temp=+25°C,  $Z_0$ =50 $\Omega$ . (unless otherwise noted)

|                    | PARAMETER                                       | TEST CONDITION                                                                              | MIN                  | TYP                          | MAX                          | UNIT                 |
|--------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------|------------------------------|------------------------------|----------------------|
| DC Specif          | ications                                        |                                                                                             |                      |                              |                              |                      |
| VDD                | Supply Voltage                                  |                                                                                             | 2.4                  | 2.8                          | 5                            | V                    |
| IDD                | Supply Current                                  |                                                                                             |                      | 33                           | 60                           | μΑ                   |
| VCTL_H<br>VCTL_L   | Control Voltage<br>High<br>Low                  |                                                                                             | 0.9                  |                              | 3<br>0.3                     | V                    |
| ICTL               | Control Current                                 | VCTL = 1.8V                                                                                 |                      | 0.1                          | 1                            | μΑ                   |
| Tsw                | Switching Time<br>One RF port to another        | 50% of final control<br>voltage to 90% of final<br>RF power, switching<br>between RF1/2/3/4 | 3                    | 0.7                          | 1                            | μ\$                  |
| RF Specif          | ications                                        |                                                                                             |                      |                              |                              |                      |
| IL                 | Insertion loss(ANT pin to RF1-RF4)              | 0.1-1.0G<br>1.0-2.0G<br>2.0-2.7G<br>3.3-3.8G                                                |                      | 0.28<br>0.36<br>0.55<br>0.64 | 0.40<br>0.50<br>0.65<br>0.80 | dB<br>dB<br>dB<br>dB |
| ISO                | Isolation (ANT pin to RF1-RF4)                  | 0.1-1.0G<br>1.0-2.0G<br>2.0-2.7G<br>3.3-3.8G                                                | 35<br>26<br>24<br>20 | 40<br>32<br>28<br>24         |                              | dB<br>dB<br>dB<br>dB |
| ISO                | Isolation (RF pin to other RF pins)             | 0.1-1.0G<br>1.0-2.0G<br>2.0-2.7G<br>3.3-3.8G                                                | 33<br>25<br>23<br>20 | 38<br>32<br>27<br>22         |                              | dB<br>dB<br>dB<br>dB |
| RL                 | Input return loss<br>(ANT pin to RF1-RF4)       | 0.1-1.0G<br>1.0-2.0G<br>2.0-2.7G<br>3.3-3.8G                                                | 21<br>15<br>12<br>10 | 25<br>20<br>15<br>12         |                              | dB<br>dB<br>dB<br>dB |
| 2f0                | Second harmonics (ANT pin to RF1-RF4)           | PIN=+26dBm,<br>0.1-3GHz                                                                     |                      | 92                           |                              | dBc                  |
| 3f0                | Third harmonics (ANT pin to RF1-RF4)            | PIN=+26dBm,<br>0.1-3GHz                                                                     |                      | 95                           |                              | dBc                  |
| P <sub>0.1dB</sub> | 0.1dB Compression Point<br>(ANT pin to RF1-RF4) | 0.1GHz–3GHz                                                                                 |                      | 35                           |                              | dBm                  |



## **Timing Diagram (Power On and Off Sequence)**

It is very important that the user adheres to the correct power-on/off sequence in order to avoid damaging the device. The control signal V1, V2 should be set to 0V unless VDD is set in the operating voltage range.

#### Power ON:

- 1) Apply voltage supply --- VDD
- 2) Set Controls---V1, V2
- 3) Apply RF input

Change switch position from one RF port to another:

- 1) Remove RF input
- 2) Change control voltages V1, V2 to set the switch to desired RF port
- 3) Apply RF input

#### Power OFF:

- 1) Remove RF input
- 2) Remove control voltages V1, V2
- 3) Remove VDD input



Figure 4 Power on/Change switch/Power off sequence

## **Control Logic**

| Contr | ol Pins | Switch RF I/O |           |           |           |  |  |
|-------|---------|---------------|-----------|-----------|-----------|--|--|
| V1    | V2      | RF1           | RF2       | RF3       | RF4       |  |  |
| 0     | 1       | ON            | Isolation | Isolation | Isolation |  |  |
| 1     | 0       | Isolation     | ON        | Isolation | Isolation |  |  |
| 1     | 1       | Isolation     | Isolation | ON        | Isolation |  |  |
| 0     | 0       | Isolation     | Isolation | Isolation | ON        |  |  |



## **Tape and Reel Information**





- A0: Dimension designed to accommodate the component width
- B0: Dimension designed to accommodate the component length K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
- P0: Pitch between successive cavity centers and sprocket hole
- P1: Pitch between successive cavity centers
- P2: Pitch between sprocket hole
- D1: Reel Diameter D0: Reel Width

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Note: The above picture is for reference only. Please refer to the value in the table below for the actual size

#### DIMENSIONS AND PIN1 ORIENTATION

| D1<br>(mm) | D0<br>(mm) | A0<br>(mm) | B0<br>(mm) | _ | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1 Quadrant |
|------------|------------|------------|------------|---|------------|------------|------------|-----------|---------------|
| 178        |            | 1.25       |            |   | 2          | 4          | 4          | 8         | Q1            |

All dimensions are nominal

Figure 5 Tape and Reel



## **Package Description**





### SIDE VIEW



### **BOTTOM VIEW**

Unit:mm

Figure 6 Package Outline



#### **Land Pattern Data**





Unit:mm

Figure 7 Land Pattern Data



# **Revision History**

| Version | Date      | Change Record                 |  |  |  |
|---------|-----------|-------------------------------|--|--|--|
| V1.0    | Sep. 2021 | Officially Released           |  |  |  |
| V1.1    | Aug. 2022 | Revise some formatting issues |  |  |  |





#### **Disclaimer**

Information in this document is believed to be accurate and reliable. However, Shanghai AWINIC Technology Co., Ltd (AWINIC Technology) does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

AWINIC Technology reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. Customers shall obtain the latest relevant information before placing orders and shall verify that such information is current and complete. This document supersedes and replaces all information supplied prior to the publication hereof.

AWINIC Technology products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an AWINIC Technology product can reasonably be expected to result in personal injury, death or severe property or environmental damage. AWINIC Technology accepts no liability for inclusion and/or use of AWINIC Technology products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications that are described herein for any of these products are for illustrative purposes only. AWINIC Technology makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

All products are sold subject to the general terms and conditions of commercial sale supplied at the time of order acknowledgement.

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Reproduction of AWINIC information in AWINIC data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. AWINIC is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of AWINIC components or services with statements different from or beyond the parameters stated by AWINIC for that component or service voids all express and any implied warranties for the associated AWINIC component or service and is an unfair and deceptive business practice. AWINIC is not responsible or liable for any such statements.

# 单击下面可查看定价,库存,交付和生命周期等信息

# >>AWINIC(艾为)